Modeling of Gate Stack Patterning for Advanced Technology Nodes: A Review

被引:26
|
作者
Klemenschits, Xaver [1 ]
Selberherr, Siegfried [1 ]
Filipovic, Lado [1 ]
机构
[1] Tech Univ Wien, Inst Microelect, A-1040 Vienna, Austria
来源
MICROMACHINES | 2018年 / 9卷 / 12期
基金
欧盟地平线“2020”;
关键词
technology computer-aided design (TCAD); metal oxide semiconductor field effect transistor (MOSFET); topography simulation; metal gate stack; level set; high-k; fin field effect transistor (FinFET); FEATURE-SCALE-MODEL; HIGH-DENSITY PLASMA; LEVEL-SET APPROACH; LOW-PRESSURE; ETCHING CHARACTERISTICS; SILICON DIOXIDE; HFO2; FILMS; HARD MASK; SI; SIMULATION;
D O I
10.3390/mi9120631
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Semiconductor device dimensions have been decreasing steadily over the past several decades, generating the need to overcome fundamental limitations of both the materials they are made of and the fabrication techniques used to build them. Modern metal gates are no longer a simple polysilicon layer, but rather consist of a stack of several different materials, often requiring multiple processing steps each, to obtain the characteristics needed for stable operation. In order to better understand the underlying mechanics and predict the potential of new methods and materials, technology computer aided design has become increasingly important. This review will discuss the fundamental methods, used to describe expected topology changes, and their respective benefits and limitations. In particular, common techniques used for effective modeling of the transport of molecular entities using numerical particle ray tracing in the feature scale region will be reviewed, taking into account the limitations they impose on chemical modeling. The modeling of surface chemistries and recent advances therein, which have enabled the identification of dominant etch mechanisms and the development of sophisticated chemical models, is further presented. Finally, recent advances in the modeling of gate stack pattering using advanced geometries in the feature scale are discussed, taking note of the underlying methods and their limitations, which still need to be overcome and are actively investigated.
引用
收藏
页数:31
相关论文
共 50 条
  • [21] Performance- and Energy-Aware Optimization of BEOL Interconnect Stack Geometry in Advanced Technology Nodes
    Han, Kwangsoo
    Kahng, Andrew B.
    Lee, Hyein
    Wang, Lutong
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 104 - 110
  • [22] Patterning critical dimension control for advanced logic nodes
    Le-Gratiet, Bertrand
    De-Caunes, Jean
    Gatefait, Maxime
    Lam, Auguste
    Ostrovsky, Alain
    Planchot, Jonathan
    Farys, Vincent
    Ducote, Julien
    Mikolajczak, Marc
    Morin, Vincent
    Chojnowski, Nicolas
    Sundermann, Frank
    Pelletier, Alice
    Bouyssou, Regis
    Monget, Cedric
    Chapon, Jean Damien
    Orlando, Bastien
    Babaud, Laurene
    Lapeyre, Celine
    Yesilada, Emek
    Szucs, Anna
    Michel, Jean-Christophe
    Desvoivres, Latifa
    Bengoechea, Onintza Ros
    Gouraud, Pascal
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2015, 14 (02):
  • [23] Combinatorial methodologies applied to the advanced CMOS gate stack
    Chang, K. -S.
    Bassim, N. D.
    Schenck, P. K.
    Suehle, J.
    Takeuchi, I.
    Green, M. L.
    FRONTIERS OF CHARACTERIZATION AND METROLOGY FOR NANOELECTRONICS: 2007, 2007, 931 : 297 - +
  • [24] Advanced tufted carpet patterning technology
    Zhao Y.
    Dai H.-L.
    Journal of Zhejiang University-SCIENCE A, 2006, 7 (3): : 374 - 377
  • [25] Advanced tufted carpet patterning technology
    赵越
    戴惠良
    Journal of Zhejiang University Science A(Science in Engineering), 2006, (03) : 374 - 377
  • [26] Die Edge Crack Propagation Modeling for Risk Assessment of Advanced Technology Nodes
    Xu, Tingge
    Wu, Zhuo-Jie
    Zhang, Haojun
    Graas, Carole
    Justison, Patrick
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2260 - 2266
  • [27] Modeling and simulation of asymmetric gate stack (ASYMGAS)-MOSFET
    Saxena, M
    Haldar, S
    Gupta, M
    Gupta, RS
    SOLID-STATE ELECTRONICS, 2003, 47 (11) : 2131 - 2134
  • [28] Investigation on Oxygen Diffusion in a High-k Metal-Gate Stack for Advanced CMOS Technology by XPS
    Kechichian, A.
    Barboux, P.
    Gros-Jean, M.
    SEMICONDUCTORS, DIELECTRICS, AND METALS FOR NANOELECTRONICS 11, 2013, 58 (07): : 325 - 338
  • [29] Some issues in advanced CMOS gate stack performance and reliability
    Li, Ming-Fu
    Wang, X. P.
    Shen, C.
    Yang, J. J.
    Chen, J. D.
    Yu, H. Y.
    Zhu, Chunxiang
    Huang, Daming
    MICROELECTRONIC ENGINEERING, 2011, 88 (12) : 3377 - 3384
  • [30] Evaluation of Double-Patterning Techniques for Advanced Logic Nodes
    Koay, Chiew-seng
    Holmes, Steven
    Petrillo, Karen
    Colburn, Matthew
    Burns, Sean
    Dunn, Shannon
    Cantone, Jason
    Hetzer, David
    Kawakami, Shinichiro
    van Dommelen, Youri
    Jiang, Aiqin
    Many, Michael
    Routh, Robert
    Huli, Lior
    Martinick, Brian
    Rodgers, Martin
    Tomizawa, Hideyuki
    Kini, Sumanth
    OPTICAL MICROLITHOGRAPHY XXIII, 2010, 7640