Pareto points in SRAM design using the sleepy stack approach

被引:0
|
作者
Park, Jun Cheol [1 ]
Mooney, Vincent J., III [2 ]
机构
[1] Intel Corp, Folsom, CA 80528 USA
[2] Georgia Univ Technol, Atlanta, GA USA
来源
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption of current CMOS technology is already a great challenge. ITRS projects that leakage power consumption may come to dominate total chip power consumption as the technology feature size shrinks. Leakage is a serious problem particularly for SRAM which occupies large transistor count in most state-of-the-art chip designs. We propose a novel ultra-low leakage SRAM design which we call "sleepy stack SRAM." Unlike the straightforward sleep approach, sleepy stack SRAM can retain logic state during sleep mode, which is crucial for a memory element. Compared to the best alternative we could find, a 6-T SRAM cell with high-Vth transistors, the sleepy stack SRAM cell with 2xVth at 110 degrees C achieves, using 0.07 mu technology models, more than 2.77X leakage power reduction at a cost of 16% delay increase and 113% area increase. Alternatively, by widening wordline transistors and transistors in the pull-down network, the sleepy stack SRAM cell can achieve 2.26X leakage reduction without increasing delay at a cost of a 125% area penalty.
引用
收藏
页码:163 / +
页数:3
相关论文
共 50 条
  • [21] Identification of blanket design points using an integrated multi-physics approach
    Spagnuolo, Gandolfo Alessandro
    Franza, Fabrizio
    Fischer, Ulrich
    Boccaccini, Lorenzo Virgilio
    FUSION ENGINEERING AND DESIGN, 2017, 124 : 582 - 586
  • [22] Design of SRAM array using Reversible logic for an efficient SoC design
    Sharma, Chinmay
    Chhabra, Varun
    Singh, Balwinder
    Pahuja, Hitesh
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 914 - 919
  • [23] Stack filter design using selection probabilities
    Prasad, MK
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2005, 53 (03) : 1025 - 1037
  • [24] A PARETO APPROACH TO ALIGNING PUBLIC AND PRIVATE OBJECTIVES IN VEHICLE DESIGN
    Frischknecht, Bart
    Papalambros, Panos
    DETC 2008: PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, VOL 1, PTS A AND B: 34TH DESIGN AUTOMATION CONFERENCE, 2009, : 394 - 403
  • [25] Ranking the Stars: A Refined Pareto Approach to Computational Materials Design
    Lejaeghere, Kurt
    Cottenier, Stefaan
    Van Speybroeck, Veronique
    PHYSICAL REVIEW LETTERS, 2013, 111 (07)
  • [26] Design of stacked SRAM cell using dual port
    Lambat, Vibha M.
    Khokle, W.S.
    1600, IETE, New Delhi, India (46): : 1 - 2
  • [27] A Pareto-Optimal Approach to Design of Distribution System Protection
    Tian, Yuting
    Mitra, Joydeep
    2015 NORTH AMERICAN POWER SYMPOSIUM (NAPS), 2015,
  • [28] An Introduction to Network Stack Design Using Software Design Patterns
    Phelan, Patrick
    Boudjemil, Zohra
    de Leon, Miguel Ponce
    van der Meer, Sven
    MODELLING AUTONOMIC COMMUNICATION ENVIRONMENTS, 2010, 6473 : 87 - 99
  • [29] A Review on SRAM Memory Design Using FinFET Technology
    Lakshmi, T. Venkata
    Kamaraju, M.
    INTERNATIONAL JOURNAL OF SYSTEM DYNAMICS APPLICATIONS, 2022, 11 (06)
  • [30] A Novel SRAM Cell Design Using Reversible Logic
    Kumar, S. Dinesh
    Mahammad, Noor Sk
    2014 3RD INTERNATIONAL CONFERENCE ON ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS (ICECCS 2014), 2014, : 1 - 4