Pareto points in SRAM design using the sleepy stack approach

被引:0
|
作者
Park, Jun Cheol [1 ]
Mooney, Vincent J., III [2 ]
机构
[1] Intel Corp, Folsom, CA 80528 USA
[2] Georgia Univ Technol, Atlanta, GA USA
来源
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption of current CMOS technology is already a great challenge. ITRS projects that leakage power consumption may come to dominate total chip power consumption as the technology feature size shrinks. Leakage is a serious problem particularly for SRAM which occupies large transistor count in most state-of-the-art chip designs. We propose a novel ultra-low leakage SRAM design which we call "sleepy stack SRAM." Unlike the straightforward sleep approach, sleepy stack SRAM can retain logic state during sleep mode, which is crucial for a memory element. Compared to the best alternative we could find, a 6-T SRAM cell with high-Vth transistors, the sleepy stack SRAM cell with 2xVth at 110 degrees C achieves, using 0.07 mu technology models, more than 2.77X leakage power reduction at a cost of 16% delay increase and 113% area increase. Alternatively, by widening wordline transistors and transistors in the pull-down network, the sleepy stack SRAM cell can achieve 2.26X leakage reduction without increasing delay at a cost of a 125% area penalty.
引用
收藏
页码:163 / +
页数:3
相关论文
共 50 条
  • [31] Design of stacked SRAM cell using dual port
    Lambat, VM
    Khokle, WS
    IETE JOURNAL OF RESEARCH, 2000, 46 (1-2) : 41 - 46
  • [32] Pareto-Based Many-Objective Optimization using Knee Points
    Maltese, Justin
    Ombuki-Berman, Beatrice M.
    Engelbrecht, Andries P.
    2016 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2016, : 3678 - 3686
  • [33] Digital filter design using multiple Pareto fronts
    Schnier, T
    Yao, X
    Liu, P
    THIRD NASA/DOD WORKSHOP ON EVOLVABLE HARDWARE, PROCEEDINGS, 2001, : 136 - 145
  • [34] Using parameterized Pareto sets to model design concepts
    Malak, Richard J., Jr.
    Paredis, Christlaan J. J.
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2007, VOL 3: DESIGN AND MANUFACTURING, 2008, : 215 - 228
  • [35] Using Parameterized Pareto Sets to Model Design Concepts
    Malak, Richard J., Jr.
    Paredis, Christiaan J. J.
    JOURNAL OF MECHANICAL DESIGN, 2010, 132 (04)
  • [36] Digital filter design using multiple pareto fronts
    T. Schnier
    X. Yao
    P. Liu
    Soft Computing, 2004, 8 : 332 - 343
  • [37] Multiobjective optimization using a pareto Differential Evolution approach
    Madavan, NK
    CEC'02: PROCEEDINGS OF THE 2002 CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1 AND 2, 2002, : 1145 - 1150
  • [38] Pareto Optimization of Water Resources Using the Nexus Approach
    Stamou, Athanasia-Tatiana
    Rutschmann, Peter
    WATER RESOURCES MANAGEMENT, 2018, 32 (15) : 5053 - 5065
  • [39] Feasibility assessment in preliminary design using Pareto sets
    Gurnani, Ashwin
    Ferguson, Scott
    Donndelinger, Joseph
    Lewis, Kemper
    PROCEEDINGS OF THE ASME INTERNATIONAL DESIGN ENGINEERING TECHNICAL CONFERENCES AND COMPUTERS AND INFORMATION IN ENGINEERING CONFERENCE, 2005, VOL 2, PTS A AND B, 2005, : 277 - 287
  • [40] Digital filter design using multiple pareto fronts
    Schnier, T
    Yao, X
    Liu, P
    SOFT COMPUTING, 2004, 8 (05) : 332 - 343