Fast Analog Layout Prototyping for Nanometer Design Migration

被引:0
|
作者
Weng, Yi-Peng [1 ]
Chen, Hung-Ming [1 ]
Chen, Tung-Chieh [2 ]
Pan, Po-Cheng [1 ]
Chen, Chien-Hung [1 ]
Chen, Wei-Zen [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 30039, Taiwan
[2] Springsoft Inc, Phys Design Grp, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an analog layout migration methodology to quickly provide multiple layouts while keeping similar or better circuit performance. Unlike previous works that often generate a single layout that has exactly the same topology with the original layout, this new migration algorithm is able to provide results with different aspect ratios. First, various placement constraints, including topology, matching, and symmetry, are extracted from the original layout. The extracted constraints are hierarchically stored into a topology slicing tree. Placement is performed from the bottom tree nodes to the root tree node. In each tree node, multiple placements for the subtree are recorded. All possible placements under the constraints are recorded in the root node. This algorithm has been successfully applied to a variable gain amplifier and a folded cascode operational amplifier migrating from UMC 90nm to UMC 65nm. The experimental results validate that our approach can provide reasonable layouts, even a better result almost in no time.
引用
收藏
页码:517 / 522
页数:6
相关论文
共 50 条
  • [41] Challenges and opportunities toward fully automated analog layout design
    Chen, Hao
    Liu, Mingjie
    Tang, Xiyuan
    Zhu, Keren
    Sun, Nan
    Pan, David Z.
    JOURNAL OF SEMICONDUCTORS, 2020, 41 (11)
  • [42] Achieving Routing Integrity in Analog Layout Migration via Cartesian Detection Lines
    Chi, Hao-Yu
    Lin, Zi-Jun
    Hung, Chia-Hao
    Liu, Chien-Nan Jimmy
    Chen, Hung-Ming
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [43] LDE-aware Analog Layout Migration with OPC-inclusive Routing
    Torabi, Mohammad
    Zhang, Lihong
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (06)
  • [44] Area and Speed Efficient Layout Design of Shift Registers using Nanometer Technology
    Mehra, Rajesh
    Kaushal, Priya
    Gagneja, Ayushi
    SECOND INTERNATIONAL CONFERENCE ON ADVANCES IN SENSORS, ACTUATORS, METERING AND SENSING (ALLSENSORS 2017), 2017, : 58 - 62
  • [45] Fast and Efficient Constraint Evaluation of Analog Layout Using Machine Learning Models
    Dhar, Tonmoy
    Poojary, Jitesh
    Li, Yaguang
    Kunal, Kishor
    Madhusudan, Meghna
    Sharma, Arvind K.
    Manasi, Susmita Dey
    Hu, Jiang
    Harjani, Ramesh
    Sapatnekar, Sachin S.
    2021 26TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2021, : 158 - 163
  • [46] The Study of Thematic Maps Layout Design for Fast Output
    Wang, Ju
    Jiang, Nan
    Cui, Huping
    Ding, Hao
    2010 INTERNATIONAL CONFERENCE ON INFORMATION, ELECTRONIC AND COMPUTER SCIENCE, VOLS 1-3, 2010, : 317 - 320
  • [47] Computer-Aided Analog Circuit Design for Reliability in Nanometer CMOS
    Maricau, Elie
    Gielen, Georges
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (01) : 50 - 58
  • [48] Modeling and Design for Reliability of Analog Integrated Circuits in Nanometer CMOS Technologies
    Gielen, Georges
    Maricau, Elie
    De Wit, Pieter
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 3 - 16
  • [49] Intelligent layout planning for rapid prototyping
    Gogate, A. S.
    Pande, S. S.
    INTERNATIONAL JOURNAL OF PRODUCTION RESEARCH, 2008, 46 (20) : 5607 - 5631
  • [50] SLAM - A SMART ANALOG MODULE LAYOUT GENERATOR FOR MIXED ANALOG-DIGITAL VLSI DESIGN
    CHEN, DJ
    LEE, JC
    SHEU, BJ
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 24 - 27