Fast Analog Layout Prototyping for Nanometer Design Migration

被引:0
|
作者
Weng, Yi-Peng [1 ]
Chen, Hung-Ming [1 ]
Chen, Tung-Chieh [2 ]
Pan, Po-Cheng [1 ]
Chen, Chien-Hung [1 ]
Chen, Wei-Zen [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 30039, Taiwan
[2] Springsoft Inc, Phys Design Grp, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an analog layout migration methodology to quickly provide multiple layouts while keeping similar or better circuit performance. Unlike previous works that often generate a single layout that has exactly the same topology with the original layout, this new migration algorithm is able to provide results with different aspect ratios. First, various placement constraints, including topology, matching, and symmetry, are extracted from the original layout. The extracted constraints are hierarchically stored into a topology slicing tree. Placement is performed from the bottom tree nodes to the root tree node. In each tree node, multiple placements for the subtree are recorded. All possible placements under the constraints are recorded in the root node. This algorithm has been successfully applied to a variable gain amplifier and a folded cascode operational amplifier migrating from UMC 90nm to UMC 65nm. The experimental results validate that our approach can provide reasonable layouts, even a better result almost in no time.
引用
收藏
页码:517 / 522
页数:6
相关论文
共 50 条
  • [31] Achieving Analog Layout Integrity through Learning and Migration Invited Talk
    Lin, Mark Po-Hung
    Chi, Hao-Yu
    Patyal, Abhishek
    Liu, Zheng-Yao
    Zhao, Jun-Jie
    Liu, Chien-Nan Jimmy
    Chen, Hung-Ming
    2020 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED-DESIGN (ICCAD), 2020,
  • [32] Universal Process Migration Solution of MAGICAL for Analog IC Layout Automation
    Wei, Yufeng
    Xu, Yifan
    Zhu, Keren
    Lu, Ye
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [33] Layout Optimizations for THz Integrated Circuit Design in Bulk Nanometer CMOS
    Steyaert, Wouter
    Reynaert, Patrick
    2017 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS), 2017,
  • [34] Design and Fast Prototyping of a Wearable Safety Device for Divers
    Allotta, Benedetto
    Pugi, Luca
    Gelli, Jonathan
    Lupia, Marco
    IFAC PAPERSONLINE, 2016, 49 (21): : 547 - 552
  • [35] Rapid prototyping: a key to fast tracking design to manufacture
    Graham, S
    ASSEMBLY AUTOMATION, 2000, 20 (04) : 291 - 294
  • [36] Artificial Neural Network Application in Analog Layout Placement Design
    He, Rui
    Zhang, Lihong
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 632 - 635
  • [37] Challenges and opportunities toward fully automated analog layout design
    Hao Chen
    Mingjie Liu
    Xiyuan Tang
    Keren Zhu
    Nan Sun
    David Z.Pan
    Journal of Semiconductors, 2020, (11) : 74 - 83
  • [38] Adjacent Common Centroid Placement for Analog IC Layout Design
    Murotatsu, Kenichiro
    Fujiyoshi, Kunihiro
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 619 - 622
  • [39] AUTOMATIC CIRCUIT AND LAYOUT DESIGN FOR MIXED ANALOG DIGITAL ASICS
    TRONTELJ, J
    TRONTELJ, L
    SLIVNIK, T
    PLETERSEK, T
    SHENTON, G
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 475 - 478
  • [40] Generator Based Approach for Analog Circuit and Layout Design and Optimization
    Graupner, Achim
    Jancke, Roland
    Wittmann, Reimund
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1675 - 1680