A guaranteed-throughput switch for network-on-chip

被引:9
|
作者
Liu, J [1 ]
Zheng, LR [1 ]
Tenhunen, H [1 ]
机构
[1] Royal Inst Technol, LECS, SE-16440 Stockholm, Sweden
关键词
D O I
10.1109/ISSOC.2003.1267710
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Today's systems on a chip (SoC) contain numerous complex functional blocks integrated by an elaborate network of interconnects and buses. As systems grow in complexity, the on-chip interconnect network is expected to become critical for overall system-level metrics, such as performance, power consumption, reliability ets. However, present day's dedicated channels and shared buses do not scale and therefore do not meet these requirements. The emerging Network-on-Chip approach, based on on-chip communication network, might solve the problems [3]. In this paper, a guaranteed-throughput switch designed for NoC is described. This switch provides in-order delivery and supports multicast operation. It is implemented with random access memory at the input and output. The input and output are then connected by a fully connected interconnect network.
引用
收藏
页码:31 / 34
页数:4
相关论文
共 50 条
  • [21] A novel arbitration mechanism for crossbar switch in wireless network-on-chip
    Rad, Farhad
    Reshadi, Midia
    Khademzadeh, Ahmad
    CLUSTER COMPUTING-THE JOURNAL OF NETWORKS SOFTWARE TOOLS AND APPLICATIONS, 2021, 24 (02): : 1185 - 1198
  • [22] THROUGHPUT-BASED NETWORK-ON-CHIP TOPOLOGY GENERATION AND ANALYSIS
    Khan, Gul N.
    Dumitriu, V.
    2009 IEEE 22ND CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1 AND 2, 2009, : 1165 - 1169
  • [23] Bandwidth Bottleneck in Network-on-Chip for High-Throughput Processors
    Kim, Jiho
    Cho, Sanghun
    Rhu, Minsoo
    Bakhoda, Ali
    Aamodt, Tor M.
    Kim, John
    PACT '20: PROCEEDINGS OF THE ACM INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2020, : 157 - 158
  • [24] A Reconfigurable Network-on-Chip Architecture to Improve Overall Performance and Throughput
    Darbani, Paria
    Zarandi, Hamid Reza
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 943 - 948
  • [25] Throughput Considerations of Fault-Tolerant Routing in Network-on-Chip
    Rezazadeh, Arshin
    Fathy, Mahmood
    CONTEMPORARY COMPUTING, PROCEEDINGS, 2009, 40 : 81 - 92
  • [26] A performance enhanced dual-switch network-on-chip architecture
    Graduate School of Information, Production and Systems, Waseda University, Kitakyushu, Fukuoka
    808-0135, Japan
    IPSJ Trans. Syst. LSI Des. Methodol., (85-94):
  • [27] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Asadi, Bahareh
    Zia, Syed Maqsood
    Al-Khafaji, Hamza Mohammed Ridha
    Mohamadian, Asghar
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2023, 39 (01): : 11 - 25
  • [28] Network-on-Chip and Photonic Network-on-Chip Basic Concepts: A Survey
    Bahareh Asadi
    Syed Maqsood Zia
    Hamza Mohammed Ridha Al-Khafaji
    Asghar Mohamadian
    Journal of Electronic Testing, 2023, 39 : 11 - 25
  • [29] A low cost network-on-chip with guaranteed service well suited to the GALS approach
    Panades, Ivan Miro
    Greiner, Alain
    Sheibanyrad, Abbas
    2006 1ST INTERNATIONAL CONFERENCE ON NANO-NETWORKS AND WORKSHOPS, 2006, : 34 - 38
  • [30] Online Network-on-Chip Switch Fault Detection and Diagnosis Using Functional Switch Faults
    Karimi, Naghmeh
    Alaghi, Armin
    Sedghi, Mahshid
    Navabi, Zainalabedin
    JOURNAL OF UNIVERSAL COMPUTER SCIENCE, 2008, 14 (22) : 3716 - 3736