Design and Power Analysis of an Ultra-high Speed Fault-tolerant Full-adder Cell in Quantum-dot Cellular Automata

被引:12
|
作者
Khosroshahy, Milad Bagherian [1 ]
Abdoli, Alireza [1 ]
Rahmani, Amir Masoud [2 ]
机构
[1] Shahid Beheshti Univ, Dept Comp Sci & Engn, Tehran, GC, Iran
[2] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, 123 Univ Rd,Sect 3, Touliu 64002, Yunlin, Taiwan
关键词
Quantum-dot Cellular Automata; Arithmetic computing; Single-layer circuit design; Full-adder design; Fault tolerance; Energy dissipation analysis; RAM CELL; QCA; EFFICIENT; GATE;
D O I
10.1007/s10773-022-05013-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The Quantum Cellular Automata (QCA) technology was proposed in response to the limitations of CMOS technology. In addition, the full-adder cell (FAC) is a crucial part of arithmetic computing so that efficient designs can play a significant role. We designed a fault-tolerant FAC implemented on a single-layer, with no rotated or constant cells that significantly improve the design's manufacturability. Moreover, to further simplify the manufacturing of our proposed circuit, we present a real clocking scheme that clusters the proposed design based on clock regions. Besides, the design can tolerate a single omission fault. As a result, the proposed design shows considerable complexity, area consumption, and energy dissipation improvements by almost 22.7%, 43.75%, and 21% in 1 E-k, respectively. Additionally, the proposed fault-tolerant FAC improves the complexity, area consumption, latency, and total energy dissipation by almost 22.5%, 8%, 33.33%, and 37.74% in 1 E-k compared to the cutting-edge QCA-based single-layer fault-tolerant FAC designs.
引用
收藏
页数:19
相关论文
共 50 条
  • [31] Novel Fault-Tolerant Processing in Memory Cell in Ternary Quantum-Dot Cellular Automata
    Leila Dehbozorgi
    Reza Sabbaghi-Nadooshan
    Alireza Kashaninia
    Journal of Electronic Testing, 2022, 38 : 419 - 444
  • [32] A novel fast and small XOR-base full-adder in quantum-dot cellular automata
    Mousavi, Hadisseh Ahmadi
    Keshavarzian, Peiman
    Molahosseini, Amir Sabbagh
    APPLIED NANOSCIENCE, 2020, 10 (11) : 4037 - 4048
  • [33] Fast Quantum-Dot Cellular Automata Adder/Subtractor Using Novel Fault Tolerant Exclusive-or Gate and Full Adder
    Marshal Raj
    Lakshminarayanan Gopalakrishnan
    Seok-Bum Ko
    International Journal of Theoretical Physics, 2019, 58 : 3049 - 3064
  • [34] Fast Quantum-Dot Cellular Automata Adder/Subtractor Using Novel Fault Tolerant Exclusive-or Gate and Full Adder
    Raj, Marshal
    Gopalakrishnan, Lakshminarayanan
    Ko, Seok-Bum
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (09) : 3049 - 3064
  • [35] Design of an ultra-efficient reversible full adder-subtractor in quantum-dot cellular automata
    Taherkhani, Elham
    Moaiyeri, Mohammad Hossein
    Angizi, Shaahin
    OPTIK, 2017, 142 : 557 - 563
  • [36] An efficient design of full adder in quantum-dot cellular automata (QCA) technology
    Mohammadi, Mohammad
    Mohammadi, Majid
    Gorgin, Saeid
    MICROELECTRONICS JOURNAL, 2016, 50 : 35 - 43
  • [37] Efficient Design of Decimal Full Adder Using Quantum-dot Cellular Automata
    Li, Zeqiang
    Chu, Zhufei
    Wang, Lunyao
    Xia, Yinshui
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1373 - 1375
  • [38] Design and comparison of new fault-tolerant majority gate based on quantum-dot cellular automata
    Xiaoyang Wang
    Guangjun Xie
    Feifei Deng
    Yu Quan
    Hongjun Lü
    Journal of Semiconductors, 2018, (08) : 66 - 73
  • [39] Design of Testable Adder in Quantum-dot Cellular Automata with Fault Secure Logic
    Goswami, Mrinal
    Sen, Bibhash
    Mukherjee, Rijoy
    Sikdar, Biplab K.
    MICROELECTRONICS JOURNAL, 2017, 60 : 1 - 12
  • [40] Adder and Multiplier Design in Quantum-Dot Cellular Automata
    Cho, Heumpil
    Swartzlander, Earl E., Jr.
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) : 721 - 727