Design and Power Analysis of an Ultra-high Speed Fault-tolerant Full-adder Cell in Quantum-dot Cellular Automata

被引:12
|
作者
Khosroshahy, Milad Bagherian [1 ]
Abdoli, Alireza [1 ]
Rahmani, Amir Masoud [2 ]
机构
[1] Shahid Beheshti Univ, Dept Comp Sci & Engn, Tehran, GC, Iran
[2] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, 123 Univ Rd,Sect 3, Touliu 64002, Yunlin, Taiwan
关键词
Quantum-dot Cellular Automata; Arithmetic computing; Single-layer circuit design; Full-adder design; Fault tolerance; Energy dissipation analysis; RAM CELL; QCA; EFFICIENT; GATE;
D O I
10.1007/s10773-022-05013-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The Quantum Cellular Automata (QCA) technology was proposed in response to the limitations of CMOS technology. In addition, the full-adder cell (FAC) is a crucial part of arithmetic computing so that efficient designs can play a significant role. We designed a fault-tolerant FAC implemented on a single-layer, with no rotated or constant cells that significantly improve the design's manufacturability. Moreover, to further simplify the manufacturing of our proposed circuit, we present a real clocking scheme that clusters the proposed design based on clock regions. Besides, the design can tolerate a single omission fault. As a result, the proposed design shows considerable complexity, area consumption, and energy dissipation improvements by almost 22.7%, 43.75%, and 21% in 1 E-k, respectively. Additionally, the proposed fault-tolerant FAC improves the complexity, area consumption, latency, and total energy dissipation by almost 22.5%, 8%, 33.33%, and 37.74% in 1 E-k compared to the cutting-edge QCA-based single-layer fault-tolerant FAC designs.
引用
收藏
页数:19
相关论文
共 50 条