Co-optimization of fault tolerance, wirelength and temperature mitigation in TSV-based 3D ICs

被引:0
|
作者
Zhao, Yi [1 ]
Khursheed, Saqib [2 ]
Al-Hashimi, Bashir M. [3 ]
Zhao, Zhiwen [1 ]
机构
[1] Beijing Normal Univ, Zhuhai, Peoples R China
[2] Univ Liverpool, Liverpool L69 3BX, Merseyside, England
[3] Univ Southampton, Southampton SO9 5NH, Hants, England
基金
英国工程与自然科学研究理事会;
关键词
TSV; thermal management; fault tolerance; reliability; simulated annealing; DESIGN ISSUES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
TSV failures due to manufacturing defects and thermal-induced latent defects result in yield and reliability issues in 3D-ICs. Recent work has shown different temperature mitigation techniques and fault tolerant architectures for 3D-ICs. It is known that TSVs are effective in reducing temperature by providing thermal conductivity. This is the first work that jointly considers temperature mitigation and fault tolerance for TSV based 3D ICs without introducing additional redundant TSVs (also called dummy TSVs). By reusing and carefully placing spare TSVs that are frequently deployed for improving yield and reliability in 3D ICs, temperature is reduced without affecting fault tolerance capability. The proposed technique consists of two steps: first is TSV determination step, which provides optimised allocation of regular and spare TSVs in groups to achieve expected repair capability. The second step is TSV placement, where, for the first time, temperature mitigation is addressed when considering TSVs impact on both vertical and horizontal heat flow. Meanwhile routing difference and total wirelength can be co-optimized. Simulation results show that using the proposed technique, 100% repair capability is achieved across all (five) benchmarks with an average temperature reduction of 33% (best case is 58.2%), while the wirelength may slightly increase depending on assumed TSV fault rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [32] Electromigration Modeling and Full-chip Reliability Analysis for BEOL Interconnect in TSV-based 3D ICs
    Pathak, Mohit
    Pak, Jiwoo
    Pan, David Z.
    Lim, Sung Kyu
    2011 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2011, : 555 - 562
  • [33] Tunable 3D TSV-Based Inductor for Integrated Sensors
    Kim, Bruce
    Mondal, Saikat
    Noh, Seok Ho
    2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 322 - 325
  • [34] Challenges in Testing TSV-Based 3D Stacked ICs: Test Flows, Test Contents, and Test Access
    Marinissen, Erik Jan
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 544 - 547
  • [35] TSV-Based 3D-IC Placement for Timing Optimization
    Chen, Yi-Rong
    Chen, Hung-Ming
    Liu, Shih-Ying
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 290 - 295
  • [36] Fault Diagnosis of TSV-based Interconnects in 3-D Stacked Designs
    Rajski, J.
    Tyszer, J.
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [37] An Effective Model for Evaluating Vertical Propagation Delay in TSV-based 3-D ICs
    Watanabe, Masayuki
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Fukase, Masa-aki
    Imai, Masashi
    Kurokawa, Atsushi
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 514 - 518
  • [38] Electromigration Study for Multiscale Power/Ground Vias in TSV-Based 3-D ICs
    Pak, Jiwoo
    Lim, Sung Kyu
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (12) : 1873 - 1885
  • [39] A Compact Passive Equalizer Design for Differential Channels in TSV-Based 3-D ICs
    Fu, Kai
    Zhao, Wen-Sheng
    Wang, Da-Wei
    Wang, Gaofeng
    Swaminathan, Madhavan
    Yin, Wen-Yan
    IEEE ACCESS, 2018, 6 : 75278 - 75292
  • [40] Monolithic 3D TSV-based high-voltage, high-temperature capacitors
    Gruenler, Saeideh
    Rattmann, Gudrun
    Erlbacher, Tobias
    Bauer, Anton J.
    Frey, Lothar
    MICROELECTRONIC ENGINEERING, 2016, 156 : 19 - 23