Co-optimization of fault tolerance, wirelength and temperature mitigation in TSV-based 3D ICs

被引:0
|
作者
Zhao, Yi [1 ]
Khursheed, Saqib [2 ]
Al-Hashimi, Bashir M. [3 ]
Zhao, Zhiwen [1 ]
机构
[1] Beijing Normal Univ, Zhuhai, Peoples R China
[2] Univ Liverpool, Liverpool L69 3BX, Merseyside, England
[3] Univ Southampton, Southampton SO9 5NH, Hants, England
基金
英国工程与自然科学研究理事会;
关键词
TSV; thermal management; fault tolerance; reliability; simulated annealing; DESIGN ISSUES;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
TSV failures due to manufacturing defects and thermal-induced latent defects result in yield and reliability issues in 3D-ICs. Recent work has shown different temperature mitigation techniques and fault tolerant architectures for 3D-ICs. It is known that TSVs are effective in reducing temperature by providing thermal conductivity. This is the first work that jointly considers temperature mitigation and fault tolerance for TSV based 3D ICs without introducing additional redundant TSVs (also called dummy TSVs). By reusing and carefully placing spare TSVs that are frequently deployed for improving yield and reliability in 3D ICs, temperature is reduced without affecting fault tolerance capability. The proposed technique consists of two steps: first is TSV determination step, which provides optimised allocation of regular and spare TSVs in groups to achieve expected repair capability. The second step is TSV placement, where, for the first time, temperature mitigation is addressed when considering TSVs impact on both vertical and horizontal heat flow. Meanwhile routing difference and total wirelength can be co-optimized. Simulation results show that using the proposed technique, 100% repair capability is achieved across all (five) benchmarks with an average temperature reduction of 33% (best case is 58.2%), while the wirelength may slightly increase depending on assumed TSV fault rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Co-Optimization of Signal, Power, and Thermal Distribution Networks for 3D ICs
    Lee, Young-Joon
    Lim, Sung Kyu
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 163 - 166
  • [22] An Optimization Mechanism for Mid-Bond Testing of TSV-Based 3D SoCs
    Shen, Kele
    Yu, Zhigang
    Jiang, Zhou
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (02) : 308 - 315
  • [23] Evaluation and Optimization of Thermo-Mechanical Reliability of a TSV-based 3D MEMS
    Zeng, Qinghua
    Guan, Yong
    Chen, Jing
    Meng, Wei
    Jin, Yufeng
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1797 - 1802
  • [24] DfT Techniques and Architectures for TSV-Based 3D-ICs: A Comparative Study
    Salah, Khaled
    PROCEEDINGS OF THE 18TH MEDITERRANEAN ELECTROTECHNICAL CONFERENCE MELECON 2016, 2016,
  • [25] STA Compatible Backend Design Flow for TSV-based 3-D ICs
    Kalargaris, Harry
    Chen, Yi-Chung
    Pavlidis, Vasilis F.
    PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 186 - +
  • [26] Decoupling Capacitor Topologies for TSV-Based 3-D ICs With Power Gating
    Wang, Hailang
    Salman, Emre
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2983 - 2991
  • [27] 3DLAT: TSV-based 3D ICs crosstalk minimization utilizing Less Adjacent Transition code
    Zou, Qiaosha
    Niu, Dimin
    Cao, Yan
    Xie, Yuan
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 762 - 767
  • [28] TSV-Based 3D Integration Fabrication Technologies: An Overview
    Salah, Khaled
    2014 9TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2014, : 253 - 256
  • [29] Decoupling Capacitor Stacked Chip (DCSC) in TSV-based 3D-ICs
    Song, Eunseok
    Koo, Kyoungchoul
    Kim, Myunghoi
    Pak, Jun So
    Kim, Joungho
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 235 - 238
  • [30] Power Delivery Network Design for Wiring and TSV Resource Minimization in TSV-Based 3-D ICs
    Wei, Shu-Han
    Lee, Yu-Min
    Ho, Chia-Tung
    Sun, Chih-Ting
    Cheng, Liang-Chia
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,