Using error tolerance of target application for efficient reliability improvement of digital circuits

被引:1
|
作者
dos Santos, G. G. [1 ]
Marques, E. C. [1 ,2 ]
Naviner, L. A. de B. [1 ]
Naviner, J. -F. [1 ]
机构
[1] Telecom ParisTech, Inst Telecom, CNRS, COMELEC,LTCI UMR 514, Paris, France
[2] Mil Inst Engn, Rio De Janeiro, Brazil
关键词
D O I
10.1016/j.microrel.2010.07.147
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the technology scaling, nanoscale devices are becoming more and more sensitive to external influences. Reliability analysis is expected to play a major role for the design process of nanoscale systems. In fact, understanding the relations between circuit structure and its reliability allows the designer to implement tradeoffs that can improve the resulting design. In this work, we propose and verify a method for reliability evaluation, named effective reliability, that can tolerate errors based on a pertinent quality metric. In order to demonstrate the impact of the proposed approach, we designed two operators using reliability as a constraint: an 8-bit ripple carry adder and a 4-bit multiplier. Comparing the resulting designs using the traditional reliability evaluation method and the proposed one, we can observe significant savings in circuit area. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1219 / 1222
页数:4
相关论文
共 50 条
  • [21] Approximate Testing of Digital VLSI Circuits using Error Significance based Fault Analysis
    Jena, Sisir Kumar
    Biswas, Santosh
    Deka, Jatindra Kumar
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [22] Efficient Design of Rounding Based Static Segment Imprecise Multipliers for Error Tolerance Application
    D. Tilak Raju
    Y. Srinivasa Rao
    Journal of Electronic Testing, 2022, 38 : 371 - 379
  • [23] Efficient Design of Rounding Based Static Segment Imprecise Multipliers for Error Tolerance Application
    Raju, D. Tilak
    Rao, Y. Srinivasa
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (04): : 371 - 379
  • [24] Concurrent error detection in nonlinear digital circuits using time-freeze linearization
    Chatterjee, A
    Roy, RK
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (11) : 1208 - 1218
  • [25] Concurrent error detection in nonlinear digital circuits using time-freeze linearization
    Georgia Inst of Technology, Atlanta, United States
    IEEE Trans Comput, (1208-1218):
  • [26] Power Efficient Digital IC Design for a Medical Application with High Reliability Requirements
    Aryan, Nasim Pour
    Heidmann, Nils
    Wirnshofer, Martin
    Hellwege, Nico
    Pistor, Jonas
    Peters-Drolshagen, Dagmar
    Georgakos, Georg
    Paul, Steffen
    Schmitt-Landsiedel, Doris
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [27] Concurrent error detection and fault-tolerance linear analog circuits using continuous checksums
    Chatterjee, Abhijit
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1993, 1 (02) : 138 - 150
  • [28] Multiple error diagnosis in large combinational circuits using an efficient parallel vector simulation
    Hsiao, Yu-Lin
    Wang, Chun-Yao
    Chen, Yung-Chih
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 109 - 112
  • [29] Energy-efficient and metastability-immune timing-error detection and recovery circuits for dynamic variation tolerance
    Bowman, Keith A.
    Tschanz, James W.
    Kim, Nam Sung
    Lee, Janice C.
    Wilkerson, Chris B.
    Lu, Shih-Lien L.
    Karnik, Tanay
    De, Vivek K.
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 155 - 158
  • [30] On-Line Monitoring and Error Correction in Sensor Interface Circuits Using Digital Calibration Techniques
    Heinssen, Sascha
    Hillebrand, Theodor
    Taddiken, Maike
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    2018 IEEE 36TH VLSI TEST SYMPOSIUM (VTS 2018), 2018,