Using error tolerance of target application for efficient reliability improvement of digital circuits

被引:1
|
作者
dos Santos, G. G. [1 ]
Marques, E. C. [1 ,2 ]
Naviner, L. A. de B. [1 ]
Naviner, J. -F. [1 ]
机构
[1] Telecom ParisTech, Inst Telecom, CNRS, COMELEC,LTCI UMR 514, Paris, France
[2] Mil Inst Engn, Rio De Janeiro, Brazil
关键词
D O I
10.1016/j.microrel.2010.07.147
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the technology scaling, nanoscale devices are becoming more and more sensitive to external influences. Reliability analysis is expected to play a major role for the design process of nanoscale systems. In fact, understanding the relations between circuit structure and its reliability allows the designer to implement tradeoffs that can improve the resulting design. In this work, we propose and verify a method for reliability evaluation, named effective reliability, that can tolerate errors based on a pertinent quality metric. In order to demonstrate the impact of the proposed approach, we designed two operators using reliability as a constraint: an 8-bit ripple carry adder and a 4-bit multiplier. Comparing the resulting designs using the traditional reliability evaluation method and the proposed one, we can observe significant savings in circuit area. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1219 / 1222
页数:4
相关论文
共 50 条