Adaptive decision-feedback equalization for band-limited high-speed serial links

被引:2
|
作者
Neurohr, N [1 ]
Schoebinger, M [1 ]
Prete, E [1 ]
Sanders, A [1 ]
机构
[1] Infineon Technol AG, D-81609 Munich, Germany
关键词
D O I
10.1109/ISCAS.2005.1464740
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A high-speed I/O cell comprising a mixed-signal 8-tap decision-feedback equalizer (DFE) with direct cancellation of the first post-cursor inter-symbol interference (ISI) has been implemented in 0.13-mu m CMOS technology. Based on a joint optimization of algorithms and architecture a low-complexity architecture has been chosen with respect to a compromise between ISI reduction and implementation complexity. The I/O cell dissipates only 86 mW at the target rate of 6.4 Gbps. It is the core of a high-speed I/O link with adaptive receiver equalization. Due to the residual ISI the adaptation algorithm has to be modified. The concept has been analyzed by system simulations and verified by measurements of the implemented I/O link.
引用
收藏
页码:924 / 927
页数:4
相关论文
共 50 条