An Ultra-Low-Voltage All-Digital PLL for Energy Harvesting Applications

被引:0
|
作者
Silver, Jason [1 ]
Sankaragomathi, Kannan [1 ]
Otis, Brian [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2 GHz all-digital phase locked loop (ADPLL) with core components operating from a 300-mV supply is presented. Ultra-low voltage frequency division and phase/frequency quantization are performed by a ring oscillator that is superharmonically injection-locked to the digitally-controlled oscillator (DCO). An injection-locking technique is proposed which facilitates locking with no additional active devices, minimizing capacitive loading and maximizing the oscillation frequency of the divider at low voltage. The ADPLL is fabricated in a 65-nm CMOS process, and consumes a total of 78011W, 72011W from a 300-mV supply (V-DDL) and 6011W from a 600mV supply (V-DDH).
引用
收藏
页码:91 / 94
页数:4
相关论文
共 50 条
  • [41] A Novel Current-Source Gate Driver for Ultra-Low-Voltage Applications
    Mashhadi, Iman Abdali
    Ovaysi, Elham
    Adib, Ehsan
    Farzanehfard, Hosein
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2016, 63 (08) : 4796 - 4804
  • [42] Broadband Ultra-Low-Voltage Terahertz Gyrotron
    Qi, Xiang-Bo
    Du, Chao-Hai
    Liu, Pu-Kun
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [43] Ultra-Low-Voltage CMOS Crystal Oscillators
    Siniscalchi, Mariana
    Silveira, Fernando
    Galup-Montoro, Carlos
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (06) : 1846 - 1856
  • [44] Battery Development for Ultra-Low-Voltage Systems
    Koskinen, Lauri
    Hiienkari, Markus
    Kallio, Tanja
    Pohjalainen, Elina
    Turnquist, Matthew
    2014 IEEE 28TH CONVENTION OF ELECTRICAL & ELECTRONICS ENGINEERS IN ISRAEL (IEEEI), 2014,
  • [45] Ultra-low-voltage CMOS ring oscillators
    Ferreira, J. V. T.
    Galup-Montoro, C.
    ELECTRONICS LETTERS, 2019, 55 (09) : 523 - 524
  • [46] Design of Oscillator and Charge Pump for the Startup of Ultra-Low-Voltage Energy Harvesters
    Nornberg, Franciele
    Machado, Marcio B.
    Radin, Rafael L.
    Galup-Montoro, Carlos
    Schneider, Marcio C.
    2023 36TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI, 2023, : 112 - +
  • [47] Ultra-low voltage power management and computation methodology for energy harvesting applications
    Tsui, CY
    Shao, H
    Ki, WH
    Su, F
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 316 - 319
  • [48] Generation of a Clocking Signal in Synchronized All-Digital PLL Networks
    Koskin, Eugene
    Galayko, Dimitri
    Feely, Orla
    Blokhina, Elena
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (06) : 809 - 813
  • [49] Time-domain modeling of an RF all-digital PLL
    Syllaios, Ioannis L.
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (06) : 601 - 605
  • [50] An all-digital PLL with cascaded dynamic phase average loop for wide multiplication range applications
    Chen, PL
    Chung, CC
    Lee, CY
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4875 - 4878