An all-digital PLL with cascaded dynamic phase average loop for wide multiplication range applications

被引:0
|
作者
Chen, PL [1 ]
Chung, CC [1 ]
Lee, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital phase locked loop (ADPLL) with cascaded dynamic phase average (DPA) loop for wide multiplication range applications is presented in this paper. The multiplication factor can range from 4 to 65025 (255 x 255). The proposed architecture involves a minimum of hardware and improves jitter performance to reduce the noise and jitter associated with input reference. The dynamic phase averaging (DPA) loop control employing digital phase estimators (DPE) enhances frequency detection resolution and loop stability. A (Q.R) vector counter and an additional state counter serve as phase estimators. The proposed ADPLL includes cascaded DPA loops: the first stage is low frequency loop and the second stage is high frequency loop. A proto-type chip has been implemented with 0.18 mu m 1P6M CMOS process that can operate from 2MHz to 500MHz. The input frequency ranges from 5KHz to 50MHz. Thus it not only reduces the cost and design complexity of ADPLL, but also offers particular advantages for wide multiplication range applications.
引用
收藏
页码:4875 / 4878
页数:4
相关论文
共 50 条
  • [1] A Wide Range All-Digital Delay Locked Loop for Video Applications
    Pasha, Muhammad Touqir
    Shah, Yasir Ali
    Wikner, Jacob
    2015 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2015, : 372 - 375
  • [2] An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL
    Choi, Kwang-Hee
    Shin, Jung-Bum
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2055 - 2063
  • [3] Synthesizable Wide Range DPWM with All-Digital PLL for Digitally-Controlled Switching Converter
    Yang, Chun-Hung
    Mu, Chin-Wei
    Tsai, Chien-Hung
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 1626 - 1630
  • [4] AN ALL DIGITAL COSTAS LOOP-LIKE PLL CIRCUIT WITH A WIDE LOCKING RANGE
    XEZONAKIS, IS
    SANGRIOTIS, MS
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (06) : 951 - 965
  • [5] All-digital phase-locked loop for optical interconnect applications
    Hieu, Ngo Trong
    Lee, Tae-Woo
    Park, Hyo-Hoon
    9TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: TOWARD NETWORK INNOVATION BEYOND EVOLUTION, VOLS 1-3, 2007, : 1829 - +
  • [6] A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications
    Chen, Pao-Lung
    Chung, Ching-Che
    Yang, Jyh-Neng
    Lee, Chen-Yi
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1275 - 1285
  • [7] A Wide-Range All-Digital Delay-Locked Loop for DDR1-DDR5 Applications
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (10) : 1720 - 1729
  • [8] An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking
    Chuang, Yun-Chen
    Tsai, Sung-Lin
    Liu, Cheng-En
    Lin, Tsung-Hsien
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 297 - 300
  • [9] A fast-locking all-digital PLL with dynamic loop gain control and phase self-alignment mechanism for sub-GHz IoT applications
    Yang, Wei-Bin
    Wang, Hsi-Hua
    Chang, Hsin-I
    Lo, Yu-Lung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (SG)
  • [10] A Wide-Range and Harmonic-Free SAR All-Digital Delay Locked Loop
    Kuo, Ko-Chi
    Li, Sz-Hsien
    2015 15TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2015, : 197 - 200