An all-digital PLL with cascaded dynamic phase average loop for wide multiplication range applications

被引:0
|
作者
Chen, PL [1 ]
Chung, CC [1 ]
Lee, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An all-digital phase locked loop (ADPLL) with cascaded dynamic phase average (DPA) loop for wide multiplication range applications is presented in this paper. The multiplication factor can range from 4 to 65025 (255 x 255). The proposed architecture involves a minimum of hardware and improves jitter performance to reduce the noise and jitter associated with input reference. The dynamic phase averaging (DPA) loop control employing digital phase estimators (DPE) enhances frequency detection resolution and loop stability. A (Q.R) vector counter and an additional state counter serve as phase estimators. The proposed ADPLL includes cascaded DPA loops: the first stage is low frequency loop and the second stage is high frequency loop. A proto-type chip has been implemented with 0.18 mu m 1P6M CMOS process that can operate from 2MHz to 500MHz. The input frequency ranges from 5KHz to 50MHz. Thus it not only reduces the cost and design complexity of ADPLL, but also offers particular advantages for wide multiplication range applications.
引用
收藏
页码:4875 / 4878
页数:4
相关论文
共 50 条
  • [21] A portable all-digital pulsewidth control loop for SOC applications
    Wang, Wei
    Wey, I-Chyn
    Wu, Chia-Tsun
    Wu, An-Yeu Andy
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3165 - +
  • [22] ALL DIGITAL PHASE-LOCKED LOOP WITH A WIDE LOCKING RANGE.
    Hikawa, Hiroomi
    Zheng, Nanning
    Mori, Shinsaku
    Electronics and Communications in Japan, Part I: Communications (English translation of Denshi Tsushin Gakkai Ronbunshi), 1987, 70 (07): : 70 - 77
  • [23] A wide-range all-digital phase inversion DLL for high-speed DRAMs
    Kim J.
    Analog Integrated Circuits and Signal Processing, 2020, 102 (01) : 39 - 51
  • [24] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [25] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
  • [26] BINARY QUANTIZED ALL-DIGITAL PHASE-LOCKED LOOP
    YUKAWA, J
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (12): : 21 - 28
  • [27] An All-Digital CMOS Temperature Sensor with a Wide Supply Voltage Range
    Qian, Fuyue
    Li, Ye
    Zhang, Xiaowei
    Xi, Jianxiong
    He, Lenian
    IEICE ELECTRONICS EXPRESS, 2022, 19 (19):
  • [28] All-digital DSP-based phase-locked loop for induction heating applications
    Martin-Segura, Guillermo
    Sala-Perez, Pau
    Ferrater-Simon, Coia
    Lopez-Mestre, Joaquim
    Bergas-Jane, Joan
    Montesinos-Miracle, Daniel
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2013, 23 (07): : 1095 - 1106
  • [29] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [30] A Wide-Range All-Digital Delay-Locked Loop for Double Data Rate Synchronous Dynamic Random Access Memory Application
    Tsai, Chih-Wei
    Chiu, Yu-Ting
    Tu, Yo-Hao
    Cheng, Kuo-Hsing
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,