An Ultra-Low-Voltage All-Digital PLL for Energy Harvesting Applications

被引:0
|
作者
Silver, Jason [1 ]
Sankaragomathi, Kannan [1 ]
Otis, Brian [1 ]
机构
[1] Univ Washington, Dept Elect Engn, Seattle, WA 98195 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2 GHz all-digital phase locked loop (ADPLL) with core components operating from a 300-mV supply is presented. Ultra-low voltage frequency division and phase/frequency quantization are performed by a ring oscillator that is superharmonically injection-locked to the digitally-controlled oscillator (DCO). An injection-locking technique is proposed which facilitates locking with no additional active devices, minimizing capacitive loading and maximizing the oscillation frequency of the divider at low voltage. The ADPLL is fabricated in a 65-nm CMOS process, and consumes a total of 78011W, 72011W from a 300-mV supply (V-DDL) and 6011W from a 600mV supply (V-DDH).
引用
收藏
页码:91 / 94
页数:4
相关论文
共 50 条
  • [31] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
  • [32] A low-jitter all-digital PLL with high-linearity DCO
    Lo, Yu-Lung
    Wang, Hsi-Hua
    Li, Yu-Hsin
    Fan, Fang-Yu
    Yu, Chun-Yen
    Liu, Jen-Chieh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (04): : 1347 - 1357
  • [33] A low-jitter all-digital PLL with high-linearity DCO
    Yu-Lung Lo
    Hsi-Hua Wang
    Yu-Hsin Li
    Fang-Yu Fan
    Chun-Yen Yu
    Jen-Chieh Liu
    Microsystem Technologies, 2021, 27 : 1347 - 1357
  • [34] Introductory Ultra-Low-Voltage Electronics
    Galup-Montoro, C.
    Schneider, M. C.
    de Carli, L. G.
    Machado, M. B.
    2013 7TH ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA), 2013, : 1 - 8
  • [35] Ultra-low-voltage bootstrapped CMOS driver for high performance applications
    Yeo, KS
    Ma, JG
    Do, MA
    ELECTRONICS LETTERS, 2000, 36 (08) : 706 - 708
  • [36] Ultra-Low-Voltage Operation of MEM Relays for Cryogenic Logic Applications
    Hu, Xiaoer
    Almeida, Sergio F.
    Ye, Zhixin Alice
    Liu, Tsu-Jae King
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [37] A novel all-digital PLL with software adaptive filter
    Xiu, LM
    Li, W
    Meiners, J
    Padakanti, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 476 - 483
  • [38] An Embedded All-Digital Circuit to Measure PLL Response
    Fischette, Dennis M.
    Loke, Alvin L. S.
    DeSantis, Richard J.
    Talbot, Gerry R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1492 - 1503
  • [39] A Design of Ultra-Low-Voltage Quadrature VCO
    Li, Jing
    Liu, Huihua
    2013 INTERNATIONAL WORKSHOP ON MICROWAVE AND MILLIMETER WAVE CIRCUITS AND SYSTEM TECHNOLOGY (MMWCST), 2013, : 448 - 451
  • [40] Designing bulk-driven MOSFETs for ultra-low-voltage analogue applications
    Urban, Christopher
    Moon, James E.
    Mukund, P. R.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (11)