Board level drop test simulation for an advanced MLP

被引:0
|
作者
Liu, Yumin [1 ]
Liu, Yong [1 ]
Irving, Scott [1 ]
机构
[1] Fairchild Semicond Corp, Suzhou 215021, Jiangsu, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Handheld electronic products are more prone to being dropped during their lifetime of use. Therefore, the reliability. performance of these products during a drop impact has become a concern. Although a new board level test method has been standardized through JEDEC (JESD22-B111), characterization tests are usually expensive and time consuming to complete. In order to reduce costs and the design cycle, many efforts have been made to study the reliability performance. under drop impact loading by numerical modeling. In this paper, the implicit Input-G method is adopted to simulate the board level drop test of an advanced molded leaded package (MLP) by using a commercial FEA code. Parametric study on package location at the test board, solder joints height and MLP package thickness is conducted in the board level drop test simulations. The peeling stress and first principle stress of the solder joints are checked and compared. Simulation results show that when the thickness of the package increases the solder joint becomes weaker. Similar trends are obtained for the solder joints height, i.e., lower solder joints are more reliable during the board level drop test.
引用
收藏
页码:680 / 684
页数:5
相关论文
共 50 条
  • [41] Finite element modeling of CSP package subjected to board level drop test
    Wang, YY
    Wang, F
    Chai, TC
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 684 - 688
  • [42] Study of PCB strains and component position under board level drop test
    Ng, FK
    Lim, CT
    Pek, E
    Luan, JE
    Tee, TY
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 248 - 254
  • [43] Simulating analysis of dynamic responses for CSP under board level drop test
    Pan Kai-lin
    Zhou Bin
    Yan Yi-lin
    ICEPT: 2006 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2006, : 645 - +
  • [44] Dynamic responses and solder joint reliability under board level drop test
    Luan, Jing-en
    Tee, Tong Yan
    Pek, Eric
    Lim, Chwee Teck
    Zhong, Zhaowei
    MICROELECTRONICS RELIABILITY, 2007, 47 (2-3) : 450 - 460
  • [45] The Comparison Study of Board Level Drop and Set Level Drop Performance
    Zhang, Guosong
    Wu, Minyan
    Shang, Yunpeng
    Zhou, Yonghua
    Tan, Tingzuo
    2024 25TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2024,
  • [46] Numerical Simulation and Experimental Measurement of a Printed Circuit Board Subjected to Drop Test
    Her, Shiuh-Chuan
    Lan, Shien-Chin
    Liu, Chun-Yen
    Yao, Bo-Ren
    ADVANCED DESIGN AND MANUFACTURE II, 2010, 419-420 : 37 - 40
  • [47] Modeling and Simulation of PCB Assembly under Board-level Drop Impact
    Liu, Fang
    Meng, Guang
    MECHANICAL ENGINEERING AND GREEN MANUFACTURING, PTS 1 AND 2, 2010, : 451 - +
  • [48] Experiment and Simulation in Design of the Board-Level Drop Testing Tower Apparatus
    Chen, C. I.
    Chen, Y. T.
    Wu, S. C.
    Liu, D. S.
    Ni, C. Y.
    EXPERIMENTAL TECHNIQUES, 2012, 36 (02) : 60 - 69
  • [49] Drop Test and Finite Element Analysis of Test Board
    Yeh, Meng-Kao
    Huang, Tzu-Heng
    37TH NATIONAL CONFERENCE ON THEORETICAL AND APPLIED MECHANICS (37TH NCTAM 2013) & THE 1ST INTERNATIONAL CONFERENCE ON MECHANICS (1ST ICM), 2014, 79 : 238 - 243
  • [50] Effect of impact pulse parameters on consistency of board level drop test and dynamic responses
    Luan, JE
    Tee, TY
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 665 - 673