Board level drop test simulation for an advanced MLP

被引:0
|
作者
Liu, Yumin [1 ]
Liu, Yong [1 ]
Irving, Scott [1 ]
机构
[1] Fairchild Semicond Corp, Suzhou 215021, Jiangsu, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Handheld electronic products are more prone to being dropped during their lifetime of use. Therefore, the reliability. performance of these products during a drop impact has become a concern. Although a new board level test method has been standardized through JEDEC (JESD22-B111), characterization tests are usually expensive and time consuming to complete. In order to reduce costs and the design cycle, many efforts have been made to study the reliability performance. under drop impact loading by numerical modeling. In this paper, the implicit Input-G method is adopted to simulate the board level drop test of an advanced molded leaded package (MLP) by using a commercial FEA code. Parametric study on package location at the test board, solder joints height and MLP package thickness is conducted in the board level drop test simulations. The peeling stress and first principle stress of the solder joints are checked and compared. Simulation results show that when the thickness of the package increases the solder joint becomes weaker. Similar trends are obtained for the solder joints height, i.e., lower solder joints are more reliable during the board level drop test.
引用
收藏
页码:680 / 684
页数:5
相关论文
共 50 条
  • [31] Prediction of Board Level Reliability of Drop Test for System-in-Package
    Yamada, Eiichi
    Amagai, Masazumi
    IEEE 9TH VLSI PACKAGING WORKSHOP IN JAPAN, 2008, : 53 - 56
  • [32] Novel board level drop test simulation using implicit transient analysis with input-G method
    Luan, JE
    Tee, TY
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 671 - 677
  • [33] Experiment and Simulation of Board Level Drop Tests With Intentional Board Slap at High Impact Accelerations
    Douglas, Stuart T.
    Al-Bassyiouni, Moustafa
    Dasgupta, Abhijit
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (04): : 569 - 580
  • [34] An approach to adjust the board-level drop test conditions to improve the correlation with product-level drop impact
    Mattila, T. T.
    Ruotoistenmaki, H.
    Raami, J.
    Hokka, J.
    Makela, M.
    Hussa, E.
    Sillanpaa, M.
    Halkola, V.
    MICROELECTRONICS RELIABILITY, 2014, 54 (04) : 785 - 795
  • [35] Board level drop test: exact solution to the problem of the nonlinear dynamic response of a PCB to the drop impact
    Suhir, E.
    Ghaffarian, R.
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2016, 27 (09) : 9423 - 9430
  • [36] Board level drop test: exact solution to the problem of the nonlinear dynamic response of a PCB to the drop impact
    E. Suhir
    R. Ghaffarian
    Journal of Materials Science: Materials in Electronics, 2016, 27 : 9423 - 9430
  • [37] Investigating the cyclic bending of PCB subassembly during board level drop test
    Pek, E
    Lim, CT
    Tee, TY
    Luan, JE
    Tan, VBC
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 276 - 282
  • [38] Study on the board-level drop test of the stacked memory device by FEA
    Pang, Junwen
    Wang, Jun
    Zhao, Liyou
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 724 - 727
  • [39] The Effects of Response Features on Failure Modes of Board Level Drop Impact Test
    Liu, Y.
    Sun, F. L.
    Kessels, F. J. H. D.
    van Driel, W. D.
    Zhang, G. Q.
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 984 - 988
  • [40] Underfill Affect Study on Chip Stress in Board & Set Level Drop Test
    Wu, Minyan
    Li, Xiaoqing
    Tan, Tingzuo
    Jiang, Song
    Zhou, Yonghua
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,