Board level drop test simulation for an advanced MLP

被引:0
|
作者
Liu, Yumin [1 ]
Liu, Yong [1 ]
Irving, Scott [1 ]
机构
[1] Fairchild Semicond Corp, Suzhou 215021, Jiangsu, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Handheld electronic products are more prone to being dropped during their lifetime of use. Therefore, the reliability. performance of these products during a drop impact has become a concern. Although a new board level test method has been standardized through JEDEC (JESD22-B111), characterization tests are usually expensive and time consuming to complete. In order to reduce costs and the design cycle, many efforts have been made to study the reliability performance. under drop impact loading by numerical modeling. In this paper, the implicit Input-G method is adopted to simulate the board level drop test of an advanced molded leaded package (MLP) by using a commercial FEA code. Parametric study on package location at the test board, solder joints height and MLP package thickness is conducted in the board level drop test simulations. The peeling stress and first principle stress of the solder joints are checked and compared. Simulation results show that when the thickness of the package increases the solder joint becomes weaker. Similar trends are obtained for the solder joints height, i.e., lower solder joints are more reliable during the board level drop test.
引用
收藏
页码:680 / 684
页数:5
相关论文
共 50 条
  • [21] Board level drop test and simulation of leaded and lead-free BGA-PCB assembly
    Qu, Xin
    Chen, Zhaoyi
    Qi, Bo
    Lee, Taekoo
    Wang, Jiaji
    MICROELECTRONICS RELIABILITY, 2007, 47 (12) : 2197 - 2204
  • [22] New/Old JEDEC Board Level Drop Reliability Test Standards Evaluation: Measurement and Simulation Study
    Chen, Ryan
    Wang, Ming-Han
    Lee, Sarah
    Ho, Janae
    Hu, Ian
    Shih, Sean
    2017 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2017, : 211 - 215
  • [23] Comparison of Joint Level Impact Fatigue Resistance and Board Level Drop Test
    Guruprasad, Pradosh
    Pitarresi, James
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1708 - 1713
  • [24] Modeling Techniques for Board Level Drop Test for a Wafer-Level Package
    Dhiman, Harpreet S.
    Fan, Xuejun
    Zhou, Tiao
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 994 - +
  • [25] Correlation between package-level ball impact test and board-level drop test
    Yeh, CL
    Lai, YS
    Chang, HC
    Chen, TH
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 270 - 275
  • [26] Mechanical modeling and analysis of board level drop test of electronic package
    Zhao, Junfeng
    Garner, Luke J.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 436 - +
  • [27] Fatigue behavior of BGA soldering under board level drop test
    Qi, Bo
    Fan, Pingyue
    Wang, Jiaji
    ICEPT: 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2007, : 748 - 751
  • [28] Fatigue behavior of BGA soldering under board level drop test
    Fudan-Samsung Packaging Reliability Joint Laboratory, Fudan University, Shanghai 200433, China
    J. Shanghai Jiaotong Univ. Sci., 2008, SUPPL. (141-144):
  • [29] Cohesive modeling of solder interconnect failure in board level drop test
    Towashiraporn, P.
    Xie, C.
    2006 PROCEEDINGS 10TH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONICS SYSTEMS, VOLS 1 AND 2, 2006, : 817 - 825
  • [30] Research on Reliability of Board Level Package-on-Package in Drop Test
    Yao Xiaohu
    Fan Zerui
    Yuan Miaomiao
    Zhang Xiaoqing
    Li Zhiqiang
    Han Qiang
    2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 1138 - 1141