共 50 条
- [22] New/Old JEDEC Board Level Drop Reliability Test Standards Evaluation: Measurement and Simulation Study 2017 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2017, : 211 - 215
- [23] Comparison of Joint Level Impact Fatigue Resistance and Board Level Drop Test 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1708 - 1713
- [24] Modeling Techniques for Board Level Drop Test for a Wafer-Level Package 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 994 - +
- [25] Correlation between package-level ball impact test and board-level drop test PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 270 - 275
- [26] Mechanical modeling and analysis of board level drop test of electronic package 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 436 - +
- [27] Fatigue behavior of BGA soldering under board level drop test ICEPT: 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING TECHNOLOGY, PROCEEDINGS, 2007, : 748 - 751
- [28] Fatigue behavior of BGA soldering under board level drop test J. Shanghai Jiaotong Univ. Sci., 2008, SUPPL. (141-144):
- [29] Cohesive modeling of solder interconnect failure in board level drop test 2006 PROCEEDINGS 10TH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONICS SYSTEMS, VOLS 1 AND 2, 2006, : 817 - 825
- [30] Research on Reliability of Board Level Package-on-Package in Drop Test 2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 1138 - 1141