Cell projection use in mask-less lithography for 45nm & 32nm logic nodes

被引:4
|
作者
Manakli, S. [1 ,4 ]
Komami, H. [2 ]
Takizawa, M. [2 ]
Mitsuhashi, T. [3 ]
Pain, L. [4 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
[2] ADVANTEST, Saitama, Japan
[3] D2S Inc, Kohoku Ku, Yokohama, Kanagawa 2220033, Japan
[4] CEA, LETI, MINATEC, F-38054 Grenoble 9, France
来源
关键词
electron beam; cell projection; design; resolution; proximity effects; direct write; NGL;
D O I
10.1117/12.814730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the ever-increasing cost of equipment and mask complexity, the use of optical lithography for integrated circuit manufacturing is increasingly more complex and expensive. Recent workshops and conferences in semiconductor lithography underlined that one alternative to support sub-32nm technologies is mask-less lithography option using electron beam technology. However, this direct write approach based on variable shaped beam principle (VSB) is not sufficient in terms of throughput, i.e. of productivity. New direct write techniques like multibeam systems are under development, but these solutions will not be mature before 2012. The use of character/cell projection (CP) on industrial VSB tools is the first step to deal with the throughput concerns. This paper presents the status of the CP technology and evaluates its possible use for the 45nm and 32nm logic nodes. It will present standard cell and SRAM structures that are printed as single characters using the CP technique. All experiments are done using the Advantest tool (F3000) which can project up to 100 different cells per layer. Cell extractions and design have been performed with the design and software solution developed by D2S. In this paper, we first evaluate the performance gain that can be obtained with the CP approach compared to the standard VSB approach. This paper also details the patterning capability obtained by using the CP concept. An evaluation of the CD uniformity and process stability is also presented. Finally this paper discusses about the improvements of this technique to address high resolution and to improve the throughput concerns.
引用
收藏
页数:9
相关论文
共 42 条
  • [21] A Gradient Descent Bias Optimizer for Oscillator Phase Noise Reduction Demonstrated in 45nm and 32nm SOI CMOS
    Ferriss, Mark
    Sadhu, Bodhisatwa
    Friedman, Daniel
    PROCEEDINGS OF THE 2018 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2018, : 344 - 347
  • [22] Patterning Performance of Hyper NA Immersion Lithography for 32nm Node Logic Process
    Takahata, Kazuhiro
    Kajiwara, Masanari
    Kitamura, Yosuke
    Ojima, Tomoko
    Satake, Masaki
    Fujise, Hiroharu
    Seino, Yuriko
    Ema, Tatsuhiko
    Takakuwa, Manabu
    Nakagawa, Shinichiro
    Kono, Takuya
    Asano, Masafumi
    Kyo, Suigen
    Nomachi, Akiko
    Harakawa, Hideaki
    Ishida, Tatsuya
    Hasegawa, Shunsuke
    Miyashita, Katsura
    Murakami, Takashi
    Nagahara, Seiji
    Takeda, Kazuhiro
    Mimotogi, Shoji
    Inoue, Soichi
    LITHOGRAPHY ASIA 2008, 2008, 7140
  • [23] Advanced damage-free photomask cleaning for 45/32nm technology nodes
    Gouk, Roman
    Jeon, Jason
    Li, Fred
    Papanu, James
    Wu, Banqiu
    Yalamanchilli, Rao
    PHOTOMASK AND NEXT-GENERATION LITHOGRAPHY MASK TECHNOLOGY XV, PTS 1 AND 2, 2008, 7028
  • [25] Design of Ultra Low power Flip Flops in Sub-Threshold Region for Bio-medical Applications in 45nm, 32nm and 22nm Technologies
    Bhutada, Shrikant
    Asati, Abhijit
    Dubey, Anuj
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [26] Imaging capability of low energy electron beam proximity projection lithography toward the 65/45nm node
    Nakano, H
    Nohdo, S
    Oguni, K
    Motohashi, T
    Yoshizawa, M
    Kitagawa, T
    Moriya, S
    EMERGING LITHOGRAPHIC TECHNOLOGIES VII, PTS 1 AND 2, 2003, 5037 : 611 - 621
  • [27] Practical use of hard mask process to fabricate fine photomasks for 45nm node and beyond
    Kushida, Yasuyuki
    Handa, Hitoshi
    Maruyama, Hiroshi
    Abe, Yuuki
    Fujimura, Yukihiro
    Yokoyama, Toshifumi
    EMLC 2008: 24TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2008, 6792 : XLV - LIV
  • [28] Practical use of hard mask process to fabricate fine photomasks for 45nm node and beyond
    Kushida, Yasuyuki
    Handa, Hitoshi
    Maruyama, Hiroshi
    Abe, Yuuki
    Fujimura, Yukihiro
    Yokoyama, Toshifurni
    PHOTOMASK TECHNOLOGY 2007, PTS 1-3, 2007, 6730
  • [29] Advanced BEOL R&D activity at Crolles Alliance - Evaluation and implementation of emerging processes and alternative architectures for 45nm and 32nm CMOS generations
    Torres, J
    Arnal, V
    Gosset, LG
    Besling, WFA
    Farcy, A
    Chapelon, LL
    Goldberg, C
    Fuchsmann, A
    Vitiello, J
    Chhun, S
    Aimadeddine, M
    Guedj, C
    Guillaumond, JF
    ADVANCED METALLIZATION CONFERENCE 2005 (AMC 2005), 2006, : 3 - 14
  • [30] <bold>Full Copper Electrochemical Mechanical Planarization (Ecmp) as a Technology Enabler for the 45 and 32nm Nodes</bold>
    Mellier, M.
    Berger, T.
    Duru, R.
    Zaleski, M.
    Luche, M. C.
    Rivoire, A.
    Goldberg, C.
    Wyborn, G.
    Chang, K-L.
    Wang, Y.
    Ripoche, V.
    Tsai, S.
    Thothadri, A.
    Hsu, W-Y.
    Chen, L.
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 70 - +