Cell projection use in mask-less lithography for 45nm & 32nm logic nodes

被引:4
|
作者
Manakli, S. [1 ,4 ]
Komami, H. [2 ]
Takizawa, M. [2 ]
Mitsuhashi, T. [3 ]
Pain, L. [4 ]
机构
[1] STMicroelectronics, 850 Rue Jean Monnet, F-38926 Crolles, France
[2] ADVANTEST, Saitama, Japan
[3] D2S Inc, Kohoku Ku, Yokohama, Kanagawa 2220033, Japan
[4] CEA, LETI, MINATEC, F-38054 Grenoble 9, France
来源
关键词
electron beam; cell projection; design; resolution; proximity effects; direct write; NGL;
D O I
10.1117/12.814730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the ever-increasing cost of equipment and mask complexity, the use of optical lithography for integrated circuit manufacturing is increasingly more complex and expensive. Recent workshops and conferences in semiconductor lithography underlined that one alternative to support sub-32nm technologies is mask-less lithography option using electron beam technology. However, this direct write approach based on variable shaped beam principle (VSB) is not sufficient in terms of throughput, i.e. of productivity. New direct write techniques like multibeam systems are under development, but these solutions will not be mature before 2012. The use of character/cell projection (CP) on industrial VSB tools is the first step to deal with the throughput concerns. This paper presents the status of the CP technology and evaluates its possible use for the 45nm and 32nm logic nodes. It will present standard cell and SRAM structures that are printed as single characters using the CP technique. All experiments are done using the Advantest tool (F3000) which can project up to 100 different cells per layer. Cell extractions and design have been performed with the design and software solution developed by D2S. In this paper, we first evaluate the performance gain that can be obtained with the CP approach compared to the standard VSB approach. This paper also details the patterning capability obtained by using the CP concept. An evaluation of the CD uniformity and process stability is also presented. Finally this paper discusses about the improvements of this technique to address high resolution and to improve the throughput concerns.
引用
收藏
页数:9
相关论文
共 42 条
  • [41] A 32nm Logic Technology Featuring 2nd-Generation High-k plus Metal-Gate Transistors, Enhanced Channel Strain and 0.171μm2 SRAM Cell Size in a 291Mb Array
    Natarajan, S.
    Armstrong, M.
    Bost, M.
    Brain, R.
    Brazier, M.
    Chang, C-H
    Chikarmane, V.
    Childs, M.
    Deshpande, H.
    Dev, K.
    Ding, G.
    Ghani, T.
    Golonzka, O.
    Han, W.
    He, J.
    Heussner, R.
    James, R.
    Jin, I.
    Kenyon, C.
    Klopcic, S.
    Lee, S-H.
    Liu, M.
    Lodha, S.
    McFadden, B.
    Murthy, A.
    Neiberg, L.
    Neirynck, J.
    Packan, P.
    Pae, S.
    Parker, C.
    Pelto, C.
    Pipes, L.
    Sebastian, J.
    Seiple, J.
    Sell, B.
    Sivakumar, S.
    Song, B.
    Tone, K.
    Troeger, T.
    Weber, C.
    Yang, M.
    Yeoh, A.
    Zhang, K.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 941 - 943
  • [42] ArF-line high transmittance attenuated phase shift mask blanks using amorphous Al2O3-ZrO2-SiO2 composite thin films for the 65-45-and 32-nm technology nodes
    Lai, FD
    Hua, JM
    Huang, CY
    Ko, FH
    Wang, LA
    Lin, CH
    Chang, CM
    Lee, S
    Chern, GW
    THIN SOLID FILMS, 2006, 496 (02) : 247 - 252