Hardware architecture to realize multi-layer image processing in real-time

被引:1
|
作者
Lu, Chieh-Lun [1 ]
Fu, Li-Chen [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei, Taiwan
关键词
D O I
10.1109/IECON.2007.4460387
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Visual data with appropriate processing has very important information for many robotic applications. Usually, people use digital computer to do the image processing, but for complex or copious algorithms, due to the architecture of present CPU-based computing system, it is very time consuming and resource wasting to do these kinds of process. In this paper, we focus on the crucial case - image algorithms with multi-layer processes. In this kind of algorithms, the following process always need to wait the result from the previous step and access the memory very frequently, which cause the timing delay and resource grabbing in general CPU-based system. In order to solve this problem, first we go deep into the data flow in multi-layer image processing. We observe that it has many parallel and pipeline properties without waiting for some unnecessary delay, and fortunately, these properties exactly match with the characteristics of hardware design. For this reason, we propose a novel hard-ware architecture called visual pipeline to overcome these problems. The combination of the concepts from parallel and pipeline properties in hardware design are used, and finally we use FPGA to implement our architecture. To verify our hardware design, we use multi-scale Harris corner detector as the example. which is also a multi-layer process. Finally, we can show the result running in real-time of multi-layer image processing.
引用
收藏
页码:2478 / 2483
页数:6
相关论文
共 50 条
  • [41] Reconfigurable hardware for real time image processing
    Kessal, L
    Demigny, D
    Boudouani, N
    Bourguiba, R
    2000 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2000, : 110 - 113
  • [42] Real time image processing with reconfigurable hardware
    Vega-Rodríguez, MA
    Sánchez-Pérez, JM
    Gómez-Pulido, JA
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 213 - 216
  • [43] Real-time multi-source information assimilation improves multi-layer soil moisture for real-time flood forecasting
    Li, Qiaoling
    Liu, Xingwen
    Li, Zhijia
    Li, Hongde
    Shuikexue Jinzhan/Advances in Water Science, 2024, 35 (05): : 773 - 783
  • [44] A hardware architecture for real-time image compression using a searchless fractal image coding method
    Jackson, David Jeff
    Ren, Haichen
    Wu, Xianwei
    Ricks, Kenneth G.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2007, 1 (03) : 225 - 237
  • [45] Real-Time Performance Modeling of Link Layer Protocols for Multi-Layer Protocol Aggregation
    Kuehn, Paul J.
    2018 21ST CONFERENCE ON INNOVATION IN CLOUDS, INTERNET AND NETWORKS AND WORKSHOPS (ICIN), 2018,
  • [46] A hardware architecture for real-time image compression using a searchless fractal image coding method
    David Jeff Jackson
    Haichen Ren
    Xianwei Wu
    Kenneth G. Ricks
    Journal of Real-Time Image Processing, 2007, 1 : 225 - 237
  • [47] A COMPUTER ARCHITECTURE FOR REAL-TIME IMAGE-PROCESSING USING VLSI
    HOUGHTON, AD
    SEED, NL
    MICROPROCESSING AND MICROPROGRAMMING, 1988, 24 (1-5): : 309 - 314
  • [48] Integrated software architecture for real-time embedded image processing applications
    Groves, GK
    Chidambara, M
    Cody, RF
    ACQUISITION, TRACKING, AND POINTING XI, 1997, 3086 : 184 - 192
  • [49] An architecture for real-time hardware co-simulation of edge detection in image processing using Prewitt edge operator
    Pham-Minh-Luan Nguyen
    Cho, Jae-Hyun
    Cho, Sang Bock
    2014 International Conference on Electronics, Information and Communications (ICEIC), 2014,
  • [50] Hardware Accelerator for Real-Time Image Resizing
    Gour, Pranav Narayan
    Narumanchi, Sujay
    Saurav, Sumeet
    Singh, Sanjay
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,