Hardware architecture to realize multi-layer image processing in real-time

被引:1
|
作者
Lu, Chieh-Lun [1 ]
Fu, Li-Chen [1 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei, Taiwan
关键词
D O I
10.1109/IECON.2007.4460387
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Visual data with appropriate processing has very important information for many robotic applications. Usually, people use digital computer to do the image processing, but for complex or copious algorithms, due to the architecture of present CPU-based computing system, it is very time consuming and resource wasting to do these kinds of process. In this paper, we focus on the crucial case - image algorithms with multi-layer processes. In this kind of algorithms, the following process always need to wait the result from the previous step and access the memory very frequently, which cause the timing delay and resource grabbing in general CPU-based system. In order to solve this problem, first we go deep into the data flow in multi-layer image processing. We observe that it has many parallel and pipeline properties without waiting for some unnecessary delay, and fortunately, these properties exactly match with the characteristics of hardware design. For this reason, we propose a novel hard-ware architecture called visual pipeline to overcome these problems. The combination of the concepts from parallel and pipeline properties in hardware design are used, and finally we use FPGA to implement our architecture. To verify our hardware design, we use multi-scale Harris corner detector as the example. which is also a multi-layer process. Finally, we can show the result running in real-time of multi-layer image processing.
引用
收藏
页码:2478 / 2483
页数:6
相关论文
共 50 条
  • [31] FPGA-Based Parallel Hardware Architecture for Real-Time Image Classification
    Qasaimeh, Murad
    Sagahyroon, Assim
    Shanableh, Tamer
    IEEE TRANSACTIONS ON COMPUTATIONAL IMAGING, 2015, 1 (01) : 56 - 70
  • [32] REAL-TIME HARDWARE IMPLEMENTATION OF MULTI-RESOLUTION IMAGE BLENDING
    Popovic, Vladan
    Seyid, Kerem
    Schmid, Alexandre
    Leblebici, Yusuf
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 2741 - 2745
  • [33] FAIR: A hardware architecture for real-time 3-D image registration
    Castro-Pareja, CR
    Jagadeesh, JM
    Shekhar, R
    IEEE TRANSACTIONS ON INFORMATION TECHNOLOGY IN BIOMEDICINE, 2003, 7 (04): : 426 - 434
  • [34] Hardware Architecture for Real-Time Computation of Image Component Feature Descriptors on a FPGA
    Malik, Abdul Waheed
    Thornberg, Benny
    Imran, Muhammad
    Lawal, Najeem
    INTERNATIONAL JOURNAL OF DISTRIBUTED SENSOR NETWORKS, 2014,
  • [35] Multi-layer Lattice Model for Real-Time Dynamic Character Deformation
    Iwamoto, Naoya
    Shum, Hubert P. H.
    Yang, Longzhi
    Morishima, Shigeo
    COMPUTER GRAPHICS FORUM, 2015, 34 (07) : 99 - 109
  • [36] Real-time handling of existing content sources on a Multi-Layer Display
    Singh, Darryl S. K.
    Shin, Jung
    STEREOSCOPIC DISPLAYS AND APPLICATIONS XXIV, 2013, 8648
  • [37] Multi-layer CNN Features Aggregation for Real-time Visual Tracking
    Zhang, Lijia
    Dong, Yanmei
    Wu, Yuwei
    2018 24TH INTERNATIONAL CONFERENCE ON PATTERN RECOGNITION (ICPR), 2018, : 2404 - 2409
  • [38] Real-Time Motion Blur Using Multi-Layer Motion Vectors
    Lee, Donghyun
    Kwon, Hyeoksu
    Oh, Kyoungsu
    APPLIED SCIENCES-BASEL, 2024, 14 (11):
  • [39] Hardware architecture for real-time distance transform
    Takala, JH
    Viitanen, JO
    Saarinen, JPP
    ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI, 1999, : 1957 - 1960