Low power finite field multiplication and division in re-configurable Reed-Solomon codec

被引:0
|
作者
Yu, Z [1 ]
机构
[1] Marvell Semicond Inc, Sunnyvale, CA 94085 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Unlike most previous research on finite field arithmetic circuit, which focused on delay and area reduction, this work discusses the implementation for low-power. We describe finite field multiplier and divider circuits and their use in reconfigurable Reed-Solomon codec applications. We first analyze multiplier circuit switching activities with respect to input signal switching behavior. We then show that two multiplier inputs have asymmetric impact on the multiplier power dissipation. Using this important observation, we propose low power implementations of finite field multiplication and division for re-configurable Reed-Solomon codec applications. Our simulation results show that our implementation of finite field multiplication can reduce power by up to 40%. In addition, our proposed low power divider implementation achieves 15% power reduction.
引用
收藏
页码:785 / 788
页数:4
相关论文
共 27 条
  • [1] Reed-Solomon codes for low power communications
    Biard, Lionel
    Noguet, Dominique
    Journal of Communications, 2008, 3 (02): : 13 - 21
  • [2] Systolic and Non-Systolic Scalable Modular Designs of Finite Field Multipliers for Reed-Solomon Codec
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (06) : 747 - 757
  • [3] Low-Power Design of Reed-Solomon Encoders
    Zhang, Wei
    Wang, Jing
    Zhang, Xinmiao
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1560 - 1563
  • [4] A low-power design for Reed-Solomon decoders
    Chang, HC
    Lee, CY
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2003, 12 (02) : 159 - 170
  • [5] Low complexity Reed-Solomon encoder using globally optimized finite field multipliers
    Jittawutipoka, J
    Ngarmnil, J
    TENCON 2004 - 2004 IEEE REGION 10 CONFERENCE, VOLS A-D, PROCEEDINGS: ANALOG AND DIGITAL TECHNIQUES IN ELECTRICAL ENGINEERING, 2004, : D423 - D426
  • [6] A true block pipelined programmable Reed-Solomon CODEC for high-speed/low-power applications
    Kwon, HJ
    Lee, JS
    Lee, SH
    Jeong, BY
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 352 - 355
  • [7] Hardware/software codesign of finite field datapath for low-energy Reed-Solomon codecs
    Song, LL
    Parhi, KK
    Kuroda, I
    Nishitani, T
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (02) : 160 - 172
  • [8] Low-energy software Reed-Solomon codecs using specialized finite field datapath and division-free Berlekamp-Massey algorithm
    Univ of Minnesota, Minneapolis, United States
    Proc IEEE Int Symp Circuits Syst, (I-84 - I-89):
  • [9] Low-energy software Reed-Solomon codecs using specialized finite field datapath and division-free Berlekamp-Massey algorithm
    Song, L
    Parhi, KK
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 84 - 89
  • [10] A Low Power Error Detection in the Chien Search Block for Reed-Solomon Code
    Anas, El Habti El Idrissi
    Rachid, Elgouri
    Lamari, Hlou
    PROCEEDINGS OF 2012 INTERNATIONAL CONFERENCE ON COMPLEX SYSTEMS (ICCS12), 2012, : 551 - 553