Low power finite field multiplication and division in re-configurable Reed-Solomon codec

被引:0
|
作者
Yu, Z [1 ]
机构
[1] Marvell Semicond Inc, Sunnyvale, CA 94085 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Unlike most previous research on finite field arithmetic circuit, which focused on delay and area reduction, this work discusses the implementation for low-power. We describe finite field multiplier and divider circuits and their use in reconfigurable Reed-Solomon codec applications. We first analyze multiplier circuit switching activities with respect to input signal switching behavior. We then show that two multiplier inputs have asymmetric impact on the multiplier power dissipation. Using this important observation, we propose low power implementations of finite field multiplication and division for re-configurable Reed-Solomon codec applications. Our simulation results show that our implementation of finite field multiplication can reduce power by up to 40%. In addition, our proposed low power divider implementation achieves 15% power reduction.
引用
收藏
页码:785 / 788
页数:4
相关论文
共 27 条
  • [11] Low-Power ASIP Architecture Exploration and Optimization for Reed-Solomon Processing
    Genser, Andreas
    Bachmann, Christian
    Steger, Christian
    Hulzink, Jos
    Berekovic, Mladen
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 177 - +
  • [12] Choice and implementation of a Reed-Solomon code for low power low data rate communication systems
    Biard, Lionel
    Noguet, Dominique
    2007 IEEE RADIO AND WIRELESS SYMPOSIUM, 2007, : 103 - 106
  • [13] A low-power Reed-Solomon decoder for STM-16 optical communications
    Chang, HC
    Lin, CC
    Lee, CY
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 351 - 354
  • [14] Low power testing using Re-configurable Johnson counter and Scalable SIC counter
    Margade, Pallavi
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1454 - 1458
  • [15] A scalable Reed-Solomon decoding processor based on unified finite-field processing element design
    Yeo, JC
    Hsu, HY
    Wu, AY
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 148 - 151
  • [16] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, Arun
    Liu, K.J.R.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 2000, 47 (11): : 1254 - 1270
  • [17] Algorithm-based low-power/high-speed Reed-Solomon decoder design
    Raghupathy, A
    Liu, KJR
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (11) : 1254 - 1270
  • [18] A Low Power Error Detection in the Syndrome Calculator Block for Reed-Solomon Codes: RS(204,188)
    Huynh, Richard
    Ge, Ning
    Yang, Huazhong
    Tsinghua Science and Technology, 2009, 14 (04) : 474 - 477
  • [19] A nearly constant delay and low power VLSI design of a pipeline Reed-Solomon encoder for storage and communication systems
    Wen, Chia-Sheng
    Chen, Yan-Haw
    Trieu-Kien Truong
    Hsiao, Shen-Fu
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2013, 36 (06) : 771 - 786
  • [20] A Low Power Error Detection in the Syndrome Calculator Block for Reed-Solomon Codes: RS(204,188)
    Richard Huynh
    葛宁
    杨华中
    TsinghuaScienceandTechnology, 2009, 14 (04) : 474 - 477