Low power finite field multiplication and division in re-configurable Reed-Solomon codec

被引:0
|
作者
Yu, Z [1 ]
机构
[1] Marvell Semicond Inc, Sunnyvale, CA 94085 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Unlike most previous research on finite field arithmetic circuit, which focused on delay and area reduction, this work discusses the implementation for low-power. We describe finite field multiplier and divider circuits and their use in reconfigurable Reed-Solomon codec applications. We first analyze multiplier circuit switching activities with respect to input signal switching behavior. We then show that two multiplier inputs have asymmetric impact on the multiplier power dissipation. Using this important observation, we propose low power implementations of finite field multiplication and division for re-configurable Reed-Solomon codec applications. Our simulation results show that our implementation of finite field multiplication can reduce power by up to 40%. In addition, our proposed low power divider implementation achieves 15% power reduction.
引用
收藏
页码:785 / 788
页数:4
相关论文
共 27 条
  • [21] Low-Latency and Low-Power Test-Vector Selector for Reed-Solomon's Low-Complexity Chase
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 3362 - 3366
  • [22] Low-power high-efficiency architecture for low-complexity chase soft-decision Reed-Solomon decoding
    Zhang, W.
    Wang, J.
    Wang, H.
    Liu, Y. Y.
    Jiang, Z.
    Wu, S. Q.
    IET COMMUNICATIONS, 2012, 6 (17) : 3046 - 3052
  • [23] Multi-symbol-sliced dynamically reconfigurable Reed-Solomon decoder design based on unified finite-field processing element
    Hsu, Huai-Yi
    Yeo, Jih-Chiang
    Wu, An-Yeu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (05) : 489 - 500
  • [24] Performance of a low-cost field re-configurable real-time GPS/INS integrated system in urban navigation
    Li, Yong
    Mumford, Peter
    Rizos, Chris
    2008 IEEE/ION POSITION, LOCATION AND NAVIGATION SYMPOSIUM, VOLS 1-3, 2008, : 247 - 254
  • [25] Characterization of low power radiation-hard Reed-Solomon code protected serializers in 65-nm for HEP experiments electronics
    Felici, Daniele
    Bonacini, Sandro
    Ottavi, Marco
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 187 - 190
  • [26] Design of a 1.9 GHz low-power LFSR Circuit using the Reed-Solomon Algorithm for Pseudo-Random Test Pattern Generation
    Shivakumar, Vishnupriya
    Senthilpari, C.
    Yusoff, Zubaida
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2021, 13 (06): : 220 - 232
  • [27] A re-configurable 0.5V to 1.2V, 10MS/s to 100MS/s, low-power 10b 0.13um CMOS pipeline ADC
    Kim, Young-Ju
    Choi, Hee-Cheol
    Yoo, Si-Wook
    Lee, Seung-Hoon
    Chung, Dae-Young
    Moon, Kyoung-Ho
    Park, Ho-Jin
    Kim, Jae-Whui
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 185 - +