Technology computer-aided design simulation of Ge-source double-gate Si-tunnel Field Effect Transistor: Radio frequency and linearity analysis

被引:3
|
作者
Baruah, Karabi [1 ]
Debnath, Radhe Gobinda [1 ]
Baishya, Srimanta [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
band to band tunneling (BTBT); cut-off frequency (f(T)); gain-bandwidth product (GBP); linearity; transconductance frequency product (TFP); tunnel field-effect transistor (TFET); PERFORMANCE; FET; ENHANCEMENT; ANALOG/RF; IMPACT; MOSFET; TFETS;
D O I
10.1002/mmce.23316
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This article presented a thorough investigation of direct current (DC), analog/radio frequency (RF), and linearity performance of a proposed Ge-source double gate planner Si-tunnel field-effect transistor (TFET) considering different parameter variations using Sentaurus TCAD 2-D device simulator. The analyses are performed using various quality matrices such as transconductance (g(m)), total gate capacitance (C-gg), unity gain cut-off frequency (f(T)), gain-bandwidth product (GBP), transconductance frequency product (TFP), etc. It can be perceived that the inclusion of source/channel junction pocket, low bandgap source material, high k gate dielectric, and dual k spacer technology can improve the TFET performances in terms of on-current (I-ON), off-current (I-OFF), on-off current ratio (I-ON/ I-OFF) and subthreshold swing (SS) at a supply voltage V-DS = 0.7 V. In this article, we used a non-quasi-static (NQS) small-signal model to analyze the behavior of the proposed device in high-frequency regions. Based on this, the small-signal admittance parameters were validated up to 1 THz. The proposed TFET produced RF figures of merit (FoM), cut-off frequency (f(T)), and maximum oscillation frequency (f(max)) in the terahertz range at V-DS = V-GS = 1 V. Linearity and distortion parameters considered here are VIP2 (interpolated input voltage at which first and second harmonics are equal), VIP3 (interpolated input voltage at which first and third harmonics are similar), IIP3 (third-order input intercept point), IMD3 (third-order intermodulation distortion), 1-dB compression point, HD2 (second-order harmonic), HD3 (third-order harmonic) and THD (total harmonic distortion) for different supply voltages. According to the study, the proposed TFET can provide improved RF and linearity performance, ensuring device reliability in low-power, high-frequency applications.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] Sensitivity study of the SiGe heterojunction bipolar transistor single event effect based on pulsed laser and technology computer-aided design simulation
    冯亚辉
    郭红霞
    潘霄宇
    张晋新
    钟向丽
    张鸿
    琚安安
    刘晔
    欧阳晓平
    Chinese Physics B, 2023, (06) : 488 - 496
  • [42] Sensitivity study of the SiGe heterojunction bipolar transistor single event effect based on pulsed laser and technology computer-aided design simulation
    Feng, Ya-Hui
    Guo, Hong-Xia
    Pan, Xiao-Yu
    Zhang, Jin-Xin
    Zhong, Xiang-Li
    Zhang, Hong
    Ju, An-An
    Liu, Ye
    Ouyang, Xiao-Ping
    CHINESE PHYSICS B, 2023, 32 (06)
  • [43] A Three-Dimensional Simulation Study of Source/Drain-Tied Double-Gate Fin Field-Effect Transistor Design for 16-nm Half-Pitch Technology Generation and Beyond
    Eng, Yi-Chuen
    Lin, Jyi-Tsong
    Chang, Tzu-Feng
    Chen, Chun-Yu
    Fan, Yi-Hsuan
    Chen, Cheng-Hsin
    Lin, Po-Hsieh
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (08)
  • [44] A three-dimensional simulation study of source/drain-tied double-gate fin field-effect transistor design for 16-nm half-pitch technology generation and beyond
    Eng, Yi-Chuen
    Lin, Jyi-Tsong
    Chang, Tzu-Feng
    Chen, Chun-Yu
    Fan, Yi-Hsuan
    Chen, Cheng-Hsin
    Lin, Po-Hsieh
    Japanese Journal of Applied Physics, 2011, 50 (8 PART 1)
  • [45] SCHOTTKY-GATE FIELD-EFFECT TRANSISTOR MODEL FOR COMPUTER-AIDED DESIGN OF VERY-HIGH-SPEED GaAs INTEGRATED CIRCUITS.
    Buyanov, N.N.
    Pashintsev, Yu.I.
    1600, (10):
  • [46] Performance enhancement of an ultra-scaled double-gate graphene nanoribbon tunnel field-effect transistor using channel doping engineering: Quantum simulation study
    Tamersit, Khalil
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2020, 122
  • [47] Si1-yGey or Ge1-zSnz Source/Drain Stressors on Strained Si1-xGex-Channel P-Type Field-Effect Transistors: A Technology Computer-Aided Design Study
    Eneman, Geert
    De Keersgieter, An
    Witters, Liesbeth
    Mitard, Jerome
    Vincent, Benjamin
    Hikavyy, Andriy
    Loo, Roger
    Horiguchi, Naoto
    Collaert, Nadine
    Thean, Aaron
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2013, 52 (04)
  • [48] Si1-yGey or Ge1-zSnz Source/Drain Stressors on Strained Si1-xGex-Channel P-Type Field-effect transistors: A technology computer-aided design study
    Eneman, Geert
    Keersgieter, An De
    Witters, Liesbeth
    Mitard, Jerome
    Vincent, Benjamin
    Hikavyy, Andriy
    Loo, Roger
    Horiguchi, Naoto
    Collaert, Nadine
    Thean, Aaron
    Japanese Journal of Applied Physics, 2013, 52 (4 PART 2)
  • [49] Electrical Properties of Double-Gate Field-Effect Transistor Based on MA2N4 (M = Ti, Zr, and Hf; A = Si, Ge, and Sn) Monolayers
    Hasani, Nona
    Shalchian, Majid
    Rajabi-Maram, Ashkan
    Touski, Shoeib Babaee
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (10) : 5415 - 5420
  • [50] Temperature analysis of Si0.55Ge0.45 sourced nanowire tunnel field-effect transistor based on charge plasma and gate stack
    Mahto, Chetlal
    Sharma, Prithvi Raj
    Nishad, Siddharth Kumar
    Kumar, Shubham
    Singh, Navaneet Kumar
    Singh, Shradhya
    Kar, Rajib
    Mandal, Durbadal
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (12):