Technology computer-aided design simulation of Ge-source double-gate Si-tunnel Field Effect Transistor: Radio frequency and linearity analysis

被引:3
|
作者
Baruah, Karabi [1 ]
Debnath, Radhe Gobinda [1 ]
Baishya, Srimanta [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
band to band tunneling (BTBT); cut-off frequency (f(T)); gain-bandwidth product (GBP); linearity; transconductance frequency product (TFP); tunnel field-effect transistor (TFET); PERFORMANCE; FET; ENHANCEMENT; ANALOG/RF; IMPACT; MOSFET; TFETS;
D O I
10.1002/mmce.23316
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This article presented a thorough investigation of direct current (DC), analog/radio frequency (RF), and linearity performance of a proposed Ge-source double gate planner Si-tunnel field-effect transistor (TFET) considering different parameter variations using Sentaurus TCAD 2-D device simulator. The analyses are performed using various quality matrices such as transconductance (g(m)), total gate capacitance (C-gg), unity gain cut-off frequency (f(T)), gain-bandwidth product (GBP), transconductance frequency product (TFP), etc. It can be perceived that the inclusion of source/channel junction pocket, low bandgap source material, high k gate dielectric, and dual k spacer technology can improve the TFET performances in terms of on-current (I-ON), off-current (I-OFF), on-off current ratio (I-ON/ I-OFF) and subthreshold swing (SS) at a supply voltage V-DS = 0.7 V. In this article, we used a non-quasi-static (NQS) small-signal model to analyze the behavior of the proposed device in high-frequency regions. Based on this, the small-signal admittance parameters were validated up to 1 THz. The proposed TFET produced RF figures of merit (FoM), cut-off frequency (f(T)), and maximum oscillation frequency (f(max)) in the terahertz range at V-DS = V-GS = 1 V. Linearity and distortion parameters considered here are VIP2 (interpolated input voltage at which first and second harmonics are equal), VIP3 (interpolated input voltage at which first and third harmonics are similar), IIP3 (third-order input intercept point), IMD3 (third-order intermodulation distortion), 1-dB compression point, HD2 (second-order harmonic), HD3 (third-order harmonic) and THD (total harmonic distortion) for different supply voltages. According to the study, the proposed TFET can provide improved RF and linearity performance, ensuring device reliability in low-power, high-frequency applications.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] Device design and scalability of a double-gate tunneling field-effect transistor with silicon - germanium source
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Sylvester, Dennis
    Heng, Chun-Huat
    Samudra, Ganesh S.
    Yeo, Yee-Chia
    Japanese Journal of Applied Physics, 2008, 47 (4 PART 2): : 2593 - 2597
  • [22] Impact of interfacial charges on analog and RF performance of Mg2Si source heterojunction double-gate tunnel field effect transistor
    Dassi, Minaxi
    Madan, Jaya
    Pandey, Rahul
    Sharma, Rajnish
    JOURNAL OF MATERIALS SCIENCE-MATERIALS IN ELECTRONICS, 2021, 32 (19) : 23863 - 23879
  • [23] Impact of interfacial charges on analog and RF performance of Mg2Si source heterojunction double-gate tunnel field effect transistor
    Minaxi Dassi
    Jaya Madan
    Rahul Pandey
    Rajnish Sharma
    Journal of Materials Science: Materials in Electronics, 2021, 32 : 23863 - 23879
  • [24] Design Optimization of Double-Gate Isosceles Trapezoid Tunnel Field-Effect Transistor (DGIT-TFET)
    Gu, Hwa Young
    Kim, Sangwan
    MICROMACHINES, 2019, 10 (04)
  • [25] Design and Analysis of Double Gate Tunnel Field Effect Transistor using Charged Plasma
    Banerjee, Hemanga
    Sarkar, Kinjol
    Debnath, Papiya
    Roy, Swarnil
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 409 - 413
  • [26] Drain current model for double-gate tunnel field-effect transistor with hetero-gate-dielectric and source-pocket
    Wang, Ping
    Zhuang, YiQi
    Li, Cong
    Jiang, Zhi
    Liu, YuQi
    MICROELECTRONICS RELIABILITY, 2016, 59 : 30 - 36
  • [27] Simulation-based study of negative-capacitance double-gate tunnel field-effect transistor with ferroelectric gate stack
    Liu, Chien
    Chen, Ping-Guang
    Xie, Meng-Jie
    Liu, Shao-Nong
    Lee, Jun-Wei
    Huang, Shao-Jia
    Liu, Sally
    Chen, Yu-Sheng
    Lee, Heng-Yuan
    Liao, Ming-Han
    Chen, Pang-Shiu
    Lee, Min-Hung
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2016, 55 (04)
  • [28] Device design and scalability of a double-gate tunneling field-effect transistor with silicon-germanium source
    Toh, Eng-Huat
    Wang, Grace Huiqi
    Chan, Lap
    Sylvester, Dennis
    Heng, Chun-Huat
    Samudra, Ganesh S.
    Yeo, Yee-Chia
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2593 - 2597
  • [29] Analytical Modelling and Performance Analysis of Dielectric Pocket-Induced Double-Gate Tunnel Field-Effect Transistor
    Saha, Priyanka
    Kumari, Tripty
    Sarkar, Subir Kumar
    IETE TECHNICAL REVIEW, 2019, 36 (01) : 17 - 26
  • [30] Radio frequency/analog and linearity performance of a junctionless double gate metal-oxide-semiconductor field-effect transistor
    Baral, Biswajit
    Biswal, Sudhansu Mohan
    De, Debashis
    Sarkar, Angsuman
    SIMULATION-TRANSACTIONS OF THE SOCIETY FOR MODELING AND SIMULATION INTERNATIONAL, 2017, 93 (11): : 985 - 993