Technology computer-aided design simulation of Ge-source double-gate Si-tunnel Field Effect Transistor: Radio frequency and linearity analysis

被引:3
|
作者
Baruah, Karabi [1 ]
Debnath, Radhe Gobinda [1 ]
Baishya, Srimanta [1 ]
机构
[1] Natl Inst Technol Silchar, Dept Elect & Commun Engn, Silchar 788010, Assam, India
关键词
band to band tunneling (BTBT); cut-off frequency (f(T)); gain-bandwidth product (GBP); linearity; transconductance frequency product (TFP); tunnel field-effect transistor (TFET); PERFORMANCE; FET; ENHANCEMENT; ANALOG/RF; IMPACT; MOSFET; TFETS;
D O I
10.1002/mmce.23316
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This article presented a thorough investigation of direct current (DC), analog/radio frequency (RF), and linearity performance of a proposed Ge-source double gate planner Si-tunnel field-effect transistor (TFET) considering different parameter variations using Sentaurus TCAD 2-D device simulator. The analyses are performed using various quality matrices such as transconductance (g(m)), total gate capacitance (C-gg), unity gain cut-off frequency (f(T)), gain-bandwidth product (GBP), transconductance frequency product (TFP), etc. It can be perceived that the inclusion of source/channel junction pocket, low bandgap source material, high k gate dielectric, and dual k spacer technology can improve the TFET performances in terms of on-current (I-ON), off-current (I-OFF), on-off current ratio (I-ON/ I-OFF) and subthreshold swing (SS) at a supply voltage V-DS = 0.7 V. In this article, we used a non-quasi-static (NQS) small-signal model to analyze the behavior of the proposed device in high-frequency regions. Based on this, the small-signal admittance parameters were validated up to 1 THz. The proposed TFET produced RF figures of merit (FoM), cut-off frequency (f(T)), and maximum oscillation frequency (f(max)) in the terahertz range at V-DS = V-GS = 1 V. Linearity and distortion parameters considered here are VIP2 (interpolated input voltage at which first and second harmonics are equal), VIP3 (interpolated input voltage at which first and third harmonics are similar), IIP3 (third-order input intercept point), IMD3 (third-order intermodulation distortion), 1-dB compression point, HD2 (second-order harmonic), HD3 (third-order harmonic) and THD (total harmonic distortion) for different supply voltages. According to the study, the proposed TFET can provide improved RF and linearity performance, ensuring device reliability in low-power, high-frequency applications.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Electrical noise in Ge-source double-gate PNPN tunnel field effect transistor
    Karabi Baruah
    Srimanta Baishya
    Indian Journal of Physics, 2023, 97 : 1473 - 1485
  • [2] Electrical noise in Ge-source double-gate PNPN tunnel field effect transistor
    Baruah, Karabi
    Baishya, Srimanta
    INDIAN JOURNAL OF PHYSICS, 2023, 97 (05) : 1473 - 1485
  • [3] Germanium Source Double-Gate Tunnel Field Effect Transistor with Metal Drain: Design & Simulation
    Khan, Anam
    Loan, Sajad A.
    Alharbi, Abdullah G.
    2020 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE 2020), 2020, : 21 - 24
  • [4] Investigation of the Electrical Parameters in a Partially Extended Ge-Source Double-Gate Tunnel Field-Effect Transistor (DG-TFET)
    Omendra Kr Singh
    Vaithiyanathan Dhandapani
    Baljit Kaur
    Journal of Electronic Materials, 2024, 53 : 2999 - 3012
  • [5] Investigation of the Electrical Parameters in a Partially Extended Ge-Source Double-Gate Tunnel Field-Effect Transistor (DG-TFET)
    Singh, Omendra Kr
    Dhandapani, Vaithiyanathan
    Kaur, Baljit
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (06) : 2999 - 3012
  • [6] Metal Drain Double-Gate Tunnel Field Effect Transistor with Underlap: Design and Simulation
    Khan, Anam
    Loan, Sajad A.
    SILICON, 2021, 13 (05) : 1421 - 1431
  • [7] Metal Drain Double-Gate Tunnel Field Effect Transistor with Underlap: Design and Simulation
    Anam Khan
    Sajad A. Loan
    Silicon, 2021, 13 : 1421 - 1431
  • [8] DC and analogue/radio frequency performance optimisation of heterojunction double-gate tunnel field-effect transistor
    Ahish, Shylendra
    Sharma, Dheeraj
    Kumar, Yernad Balachandra Nithin
    Vasantha, Moodabettu Harishchandra
    MICRO & NANO LETTERS, 2016, 11 (08): : 407 - 411
  • [9] Design and simulation of triple metal double-gate germanium on insulator vertical tunnel field effect transistor
    Chawla, Tulika
    Khosla, Mamta
    Raj, Balwinder
    MICROELECTRONICS JOURNAL, 2021, 114
  • [10] Design and Analysis of Novel InSb/Si Heterojunction Double Gate Tunnel Field Effect Transistor
    Ahish, S.
    Sharma, Dheeraj
    Vasantha, M. H.
    Kumar, Y. B. N.
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 105 - 109