共 50 条
- [31] Influence of well profile and gate length on the ESD performance of a fully silicided 0.25 μm CMOS technology IEEE Trans Compon Packag Manuf Technol Part C, 4 (286-294):
- [32] CoSi2 with low diode leakage and low sheet resistance at 0.065μm gate length INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 107 - 110
- [35] A two-step, lightly nitrided gate oxidation process for sub-0.5 mu m CMOS technology MATERIALS RELIABILITY IN MICROELECTRONICS VI, 1996, 428 : 409 - 414
- [38] A high performance 1.5V, 0.10μm gate length CMOS technology with scaled copper metallization INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 1013 - 1016
- [39] Double raised source/drain transistor with 50 nm gate length on 17 nm UTF-SOI for 1.1 μm2 embedded SRAM technology 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 31 - 34
- [40] Low resistance Ti or Co salicided raised source drain transistors for sub-0.13μm CMOS technologies INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 103 - 106