Sheet resistance requirements for the source/drain regions of 0.11 mu m gate length CMOS technology

被引:0
|
作者
Mehrotra, M
Chatterjee, A
Chen, IC
机构
来源
关键词
CMOS; salicide; gate resistance; figure-of-merit;
D O I
10.1117/12.284588
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
MOSFET's with partially contacted source/drain regions are often used in ASIC designs in order to improve the layout density of the gate arrays. Such contacting scheme adds resistance to current flow which reduces transistor current and hence degrades device performance. This paper presents the effect of source/drain region sheet resistance on the performance figure of merit (FOM) for partially contacted deep submicron CMOS transistors. These partially contacted transistors are modeled as distributed network of MOSFETs and resistances in order to study the impact of source/drain region resistance on drive currents. It is found that the source/drain sheet resistance plays a significant role in determining the FOM of these transistors. For example, our modeling shows that for 0.11 mu m technology, a source/drain region sheet resistance of only 7 Ohms/sq. results in 1% degradation in performance FOM for diagonally contacted transistors with W/L of 20 and W-s of 0.27 mu m.
引用
收藏
页码:162 / 170
页数:9
相关论文
共 50 条
  • [31] Influence of well profile and gate length on the ESD performance of a fully silicided 0.25 μm CMOS technology
    IMEC, Leuven, Belgium
    IEEE Trans Compon Packag Manuf Technol Part C, 4 (286-294):
  • [32] CoSi2 with low diode leakage and low sheet resistance at 0.065μm gate length
    Hong, QZ
    Shiau, WT
    Yang, H
    Kittl, JA
    Chao, CP
    Tsai, HL
    Krishnan, S
    Chen, IC
    Havemann, RH
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 107 - 110
  • [33] Comparison of ratio of gate length to gate-drain distance influences on source access resistance of AlGaN/AlN/GaN HFETs at different temperatures
    Liu, Yan
    Chen, Simin
    Lin, Zhaojun
    Jiang, Guangyuan
    Wang, Tao
    MICROELECTRONIC ENGINEERING, 2021, 247
  • [34] Determination of gate-bias dependent source/drain series resistance and effective channel length for advanced MOS devices
    Ho, C. S.
    Lo, Y. C.
    Chang, Y. H.
    Liou, Juin J.
    SOLID-STATE ELECTRONICS, 2006, 50 (11-12) : 1774 - 1779
  • [35] A two-step, lightly nitrided gate oxidation process for sub-0.5 mu m CMOS technology
    Roy, PK
    Ma, Y
    Flemming, MT
    MATERIALS RELIABILITY IN MICROELECTRONICS VI, 1996, 428 : 409 - 414
  • [36] LATCH-UP STUDIES IN A 0.5-MU-M GATE CMOS TECHNOLOGY WITH RETROGRADE N-WELL
    CHANG, WH
    WANG, LK
    WACHNIK, RA
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1987, 134 (03) : C118 - C118
  • [37] A SELF-ALIGNED POCKET IMPLANTATION (SPI) TECHNOLOGY FOR 0.2-MU-M DUAL-GATE CMOS
    HORI, A
    SEGAWA, M
    SHIMOMURA, H
    KAMEYAMA, S
    IEEE ELECTRON DEVICE LETTERS, 1992, 13 (04) : 174 - 176
  • [38] A high performance 1.5V, 0.10μm gate length CMOS technology with scaled copper metallization
    Gilbert, P
    Yang, I
    Pettinato, C
    Angyal, M
    Boeck, B
    Fu, C
    VanGompel, T
    Tiwari, R
    Sparks, T
    Clark, W
    Dang, C
    Mendonca, J
    Chu, B
    Lucas, K
    Kling, M
    Roman, B
    Park, E
    Huang, F
    Woods, M
    Rose, D
    McGuffin, K
    Nghiem, A
    Banks, E
    McNelly, T
    Feng, C
    Sturtevant, J
    De, H
    Das, A
    Veeraraghavan, S
    Nkansah, F
    Bhat, M
    INTERNATIONAL ELECTRON DEVICES MEETING 1998 - TECHNICAL DIGEST, 1998, : 1013 - 1016
  • [39] Double raised source/drain transistor with 50 nm gate length on 17 nm UTF-SOI for 1.1 μm2 embedded SRAM technology
    Oh, CB
    Oh, MH
    Kang, HS
    Park, CH
    Oh, BJ
    Kim, YH
    Rhee, HS
    Kim, YW
    Suh, KP
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 31 - 34
  • [40] Low resistance Ti or Co salicided raised source drain transistors for sub-0.13μm CMOS technologies
    Chao, CP
    Violette, KE
    Unnikrishnan, S
    Nandakumar, M
    Wise, RL
    Kittl, JA
    Hong, QZ
    Chen, IC
    INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 103 - 106