共 50 条
- [31] Effective Poly Gate CDU Control by Applying DoseMapper to 65nm and Sub-65nm Technology Nodes CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2010 (CSTIC 2010), 2010, 27 (01): : 515 - 521
- [32] High-performance circuit design for the RET-enabled 65nm technology node DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING II, 2004, 5379 : 20 - 29
- [33] 257nm wavelength mask inspection for 65nm node reticles PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XI, 2004, 5446 : 313 - 319
- [34] Yield loss in lithographic patterning at the 65nm node and beyond DATA ANALYSIS AND MODELING FOR PROCESS CONTROL, 2004, 5378 : 204 - 214
- [35] Progressive ArF exposure tool for the 65nm node lithography Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 725 - 733
- [36] The impact of mask topography on binary reticles at the 65nm node Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 527 - 536
- [37] Application of atomic force microscope to 65nm node photomasks PHOTOMASK AND NEXT GENERATION LITHOGRAPHY MASK TECHNOLOGY XI, 2004, 5446 : 751 - 758
- [38] Design and process limited yield at the 65nm node and beyond Design and Process Integration for Microelectronic Manufacturing III, 2005, 5756 : 230 - 239
- [39] Lithography driven layout of Logic Cells for 65nm node DESIGN AND PROCESS INTEGRATION FOR MICROELECTRONIC MANUFACTURING, 2003, : 126 - 134
- [40] Technology qualification for 65 nm node OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : 889 - 900