Low-power pulse-triggered flip-flop design using gated pull-up control scheme

被引:9
|
作者
Lin, J. -F. [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun Engn, Taichung, Taiwan
关键词
D O I
10.1049/el.2011.2542
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new implicit type pulse triggered flip-flop design aimed at solving a common transistor stacking problem is presented. A pull-up transistor gating scheme is devised to avoid a bulky discharging path causing excessive power consumption. Via a bootstrap technique, the required gating pulse signal is obtained free from a modified delay inverter design. Circuit analyses and post-layout simulations are provided to prove the superiority of the design in terms of layout area and power-delay product.
引用
收藏
页码:1312 / 1313
页数:2
相关论文
共 50 条
  • [1] Low-Power Pulse-Triggered Flip-Flop Design With Conditional Pulse-Enhancement Scheme
    Hwang, Yin-Tsung
    Lin, Jin-Fa
    Sheu, Ming-Hwa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 361 - 366
  • [2] Design of a Low-Power Pulse-Triggered Flip-Flop with Conditional Clock Technique
    Xiang, Guang-Ping
    Shen, Ji-Zhong
    Wu, Xue-Xiang
    Geng, Liang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 121 - 124
  • [3] Low-Power Pulse-Triggered Flip-Flop Design Based on a Signal Feed-Through Scheme
    Lin, Jin-Fa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (01) : 181 - 185
  • [4] Pulse-Triggered Flip-Flop Design with PTL Style Control Scheme
    Lin, Jin-Fa
    Sheu, Ming-Hua
    Wang, Peng-Siang
    2011 IEEE REGION 10 CONFERENCE TENCON 2011, 2011, : 657 - 661
  • [5] A pulse-triggered TSPC flip-flop for high-speed low-power VLSI design applications
    Wang, JS
    Yang, PH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A93 - A96
  • [6] A clock-gated pulse-triggered D flip-flop for low-power high-performance VLSI synchronous systems
    Aguirre-Hernandez, M.
    Linares-Aranda, M.
    PROCEEDINGS OF THE 6TH INTERNATIONAL CARIBBEAN CONFERENCE ON DEVICES, CIRCUITS, AND SYSTEMS, 2006, : 293 - +
  • [7] Low Power Pulse-Triggered Flip-Flop Based on Clock Triggering Edge Control Technique
    Shen, Jizhong
    Geng, Liang
    Wu, Xuexiang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (07)
  • [8] Ultra-Low Power Pulse-Triggered CNTFET-Based Flip-Flop
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhasheinkhani, Mohammad Mahdi
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2019, 18 : 756 - 761
  • [9] A low power consumption and cost-efficient SEU-tolerant pulse-triggered flip-flop design
    Wu, Hao
    Jin, Gang
    Zhuang, Yiqi
    Cao, Wenrui
    Bai, Lei
    IEICE ELECTRONICS EXPRESS, 2021, 18 (17)
  • [10] A Robust and Energy Efficient Pulse-Triggered Flip-Flop Design for Ultra Low Voltage Operations
    Bernard, Sebastien
    Valentian, Alexandre
    Bol, David
    Legat, Jean-Didier
    Belleville, Marc
    JOURNAL OF LOW POWER ELECTRONICS, 2014, 10 (01) : 118 - 126