Low-power pulse-triggered flip-flop design using gated pull-up control scheme

被引:9
|
作者
Lin, J. -F. [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun Engn, Taichung, Taiwan
关键词
D O I
10.1049/el.2011.2542
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new implicit type pulse triggered flip-flop design aimed at solving a common transistor stacking problem is presented. A pull-up transistor gating scheme is devised to avoid a bulky discharging path causing excessive power consumption. Via a bootstrap technique, the required gating pulse signal is obtained free from a modified delay inverter design. Circuit analyses and post-layout simulations are provided to prove the superiority of the design in terms of layout area and power-delay product.
引用
收藏
页码:1312 / 1313
页数:2
相关论文
共 50 条
  • [21] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang GENG
    Ji-zhong SHEN
    Cong-yuan XU
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 (09) : 962 - 972
  • [22] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Liang Geng
    Ji-zhong Shen
    Cong-yuan Xu
    Frontiers of Information Technology & Electronic Engineering, 2016, 17 : 962 - 972
  • [23] Power-efficient dual-edge implicit pulse-triggered flip-flop with an embedded clock-gating scheme
    Geng, Liang
    Shen, Ji-zhong
    Xu, Cong-yuan
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2016, 17 (09) : 962 - 972
  • [24] Design of Low-Power Dual Edge-Triggered Retention Flip-Flop for IoT Devices
    Mall, Ajay
    Khanna, Shaweta
    Noor, Arti
    PROCEEDINGS OF RECENT INNOVATIONS IN COMPUTING, ICRIC 2019, 2020, 597 : 841 - 852
  • [25] Novel Low-Complexity and Low-Power Flip-Flop Design
    Lin, Jin-Fa
    Hong, Zheng-Jie
    Tsai, Chang-Ming
    Wu, Bo-Cheng
    Yu, Shao-Wei
    ELECTRONICS, 2020, 9 (05)
  • [26] Design of Low Power Pulsed Flip-Flop Using Sleep Transistor Scheme
    Rao, G. Mareswara
    Rajendar, S.
    2013 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE 2013), 2013, : 335 - 340
  • [27] A Low-Power Level-Converting Double-Edge-Triggered Flip-Flop Design
    Wang, Li-Rong
    Lo, Kai-Yu
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (10): : 1351 - 1355
  • [28] Low-power Design of Double Edge-triggered Static SOI D Flip-flop
    Xing, Wan
    Song, Jia
    Gang, Du
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2011 (CSTIC 2011), 2011, 34 (01): : 189 - 194
  • [29] A novel design for ultra-low power pulse-triggered D-Flip-Flop with optimized leakage power
    Karimi, Ahmad
    Rezai, Abdalhossein
    Hajhashemkhani, Mohammad Mahdi
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 160 - 166
  • [30] A Low Voltage and Low Power Flip-flop Design Using Virtual VDD Scheme
    Lin, Jin-Fa
    Yu, Shao-Wei
    Tsai, Chang-Ming
    Sheu, Ming-Hwa
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 505 - 509