Low-power pulse-triggered flip-flop design using gated pull-up control scheme

被引:9
|
作者
Lin, J. -F. [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun Engn, Taichung, Taiwan
关键词
D O I
10.1049/el.2011.2542
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new implicit type pulse triggered flip-flop design aimed at solving a common transistor stacking problem is presented. A pull-up transistor gating scheme is devised to avoid a bulky discharging path causing excessive power consumption. Via a bootstrap technique, the required gating pulse signal is obtained free from a modified delay inverter design. Circuit analyses and post-layout simulations are provided to prove the superiority of the design in terms of layout area and power-delay product.
引用
收藏
页码:1312 / 1313
页数:2
相关论文
共 50 条
  • [31] Low-power explicit-pulsed triggered flip-flop with robust output
    Wu, Xue-Xiang
    Shen, Ji-Zhong
    ELECTRONICS LETTERS, 2012, 48 (24) : 1523 - 1524
  • [32] A Novel Low Power Double Edge Triggered Flip-Flop Based on Clock Gated Pulse Suppression Technique
    Kavali, Krishna
    Rajendar, S.
    Bhargava, P. Vamshi
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [33] Low Power Dual Edge Triggered Flip-Flop
    Saini, Nitin Kumar
    Kashyap, Kamal K.
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 125 - 128
  • [34] Low Power Conditional Pulse Control with Transmission Gate Flip-Flop
    Berwal, Deepak
    Kumar, Ashish
    Kumar, Yogendera
    2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1358 - 1362
  • [35] FGMOS flip-flop for low-power signal processing
    Cisneros-Sinencio, Luis F.
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (12) : 1683 - 1689
  • [36] Low-Power Dual-Edge Triggered State Retention Scan Flip-Flop
    Karimiyan, Hossein
    Sayedi, Sayed Masoud
    Saidi, Hossein
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 156 - 164
  • [37] A scan Flip-Flop for low-power scan operation
    Tsiatouhas, Yiorgos
    Arapoyanni, Angela
    Skias, Dionisis
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 439 - +
  • [38] Design and Implementation of Enhanced Edge Triggered Flip-Flop for Low Power Dissipation
    Mathiazhagan, V.
    Ananthamoorthy, N. P.
    Venkatesh, C.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2022, 17 (09) : 1261 - 1273
  • [39] Design and Analysis of High-Performance and Low-Power Quaternary Latch, Quaternary D Flip-Flop and XY Flip-Flop
    Shadwani, Mayank
    Bansal, Urvashi
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2022, 60 (12) : 1004 - 1015
  • [40] An ultra low-power output feedback flip-flop
    Phyu, MW
    Goh, WL
    Yeo, KS
    PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 341 - 344