Leakage Reduction in Stacked Sub-1 Onm Double-Gate MOSFETs

被引:0
|
作者
Cho, Woo-Suhl [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47906 USA
关键词
Direct source-to-drain tunneling; Sub-10nm double-gate MOSFETs; Stacking; Supply-gating;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the effectiveness of transistor stacking (or supply-gating) to reduce the leakage in the standby-mode of operation of sub-10nm double-gate MOSFETs is investigated. For that purpose, device parameters such as symmetric/asymmetric gate-to-source/drain underlap and body thickness are optimized to improve the ON-state current to the OFF-state current ratio. The optimized devices are then used in circuit simulation to analyze the dependence of each major leakage source (direct source-to-drain tunneling, thermionic, and gate oxide leakage currents) on the device geometry (t(si) and symmetry in L-UN) and input vectors for two- and three-stacked transistors. The analysis shows that supply-gating is effective in reducing direct source-to-drain current as well as thermionic leakage in the stand-by mode of operation for sub-10nm technology.
引用
收藏
页码:349 / 352
页数:4
相关论文
共 50 条
  • [1] Vertical double-gate MOSFETs
    Moers, J
    Trellenkamp, S
    Marso, M
    van der Hart, A
    Mantl, S
    Lüth, H
    Kordos, P
    ASDAM 2004: THE FIFTH INTERNATIONAL CONFERENCE ON ADVANCED SEMICONDUCTOR DEVICES AND MICROSYSTEMS, 2004, : 215 - 218
  • [2] Gate Leakage in Low Standby Power 16 nm Gate Length Double-Gate MOSFETs
    Abd El Hakim, Mohamed
    Sabry, Yasser M.
    Elmaghraby, Yousry
    Abdolkader, Tarek M.
    Fikry, Wael
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 789 - 797
  • [3] Direct-tunneling gate leakage current in double-gate and ultrathin body MOSFETs
    Chang, L
    Yang, KJ
    Yeo, YC
    Polishchuk, I
    King, TJ
    Hu, CM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (12) : 2288 - 2295
  • [4] Mathematical modelling for Double-Gate MOSFETS
    Mahmood, S. A.
    Huda, M. Q.
    ICECE 2006: PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, 2006, : 526 - +
  • [5] Simulation of Segmented Double-Gate MOSFETs
    Reichardt, Andras
    Varga, Gabor
    APPLIED ELECTROMAGNETIC ENGINEERING FOR MAGNETIC, SUPERCONDUCTING AND NANO MATERIALS, 2012, 721 : 325 - +
  • [6] Intersubband scattering in double-gate MOSFETs
    Takashina, Kei
    Ono, Yukinori
    Fujiwara, Akira
    Takahashi, Yasuo
    Hirayama, Yoshiro
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2006, 5 (05) : 430 - 435
  • [7] Study of gate leakage current in symmetric double gate MOSFETs with high-κ/stacked dielectrics
    Nagaraju, PV
    DasGupta, A
    THIN SOLID FILMS, 2006, 504 (1-2) : 317 - 320
  • [8] A Gate-Induced Drain-Leakage Current Model for Fully Depleted Double-Gate MOSFETs
    Jin, Xiaoshi
    Liu, Xi
    Lee, Jong-Ho
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (10) : 2800 - 2804
  • [9] Nanoscale CMOS circuit leakage power reduction by double-gate device
    Kim, K
    Das, KK
    Joshi, RV
    Chuang, CT
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 102 - 107
  • [10] On the electrostatics of double-gate and cylindrical nanowire MOSFETs
    Gnani E.
    Reggiani S.
    Rudan M.
    Baccarani G.
    Journal of Computational Electronics, 2005, 4 (1-2) : 71 - 74