Thin gate, dielectric TFTs using damascene-gate structures

被引:0
|
作者
Ma, E [1 ]
Wagner, S [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
D O I
暂无
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
As flat panel display sizes and resolutions increase, it becomes necessary to improve the electronic performance of the TFT array. This requires the use of low-resistance gate lines and faster switching TFTs, which can be achieved by using thick gate metal and thin gate dielectrics, respectively. However, in conventional inverted-staggered devices, thick gates create a large step which then requires a thick gate dielectric for adequate coverage. The approach presented here embeds the gate in a passivation layer so that thin gate dielectrics can be deposited on a relatively flat surface. More importantly, this structure is achieved without increasing the number of masks used in conventional processes and does not require any chemical-mechanical polishing of the surface. Profilometry reveals a smooth surface with step mismatch as low as 10 nm. Gate dielectrics as thin as 50 nm were deposited and excellent TFT performance is obtained.
引用
收藏
页码:149 / 162
页数:14
相关论文
共 50 条
  • [1] High-performance damascene-gate thin film transistors
    Ma, E
    Wagner, S
    AMORPHOUS AND HETEROGENEOUS SILICON THIN FILMS: FUNDAMENTALS TO DEVICES-1999, 1999, 557 : 695 - 700
  • [2] Strain Technology under Metal/High-k Damascene-Gate Stacks
    Wakabayashi, Hitoshi
    SIGE, GE, AND RELATED COMPOUNDS 3: MATERIALS, PROCESSING, AND DEVICES, 2008, 16 (10): : 101 - 115
  • [3] Stress-Enhancement Technique in Narrowing NMOSFETs with Damascene-Gate Process and Tensile Liner
    Mayuzumi, S.
    Yamakawa, S.
    Tateshita, Y.
    Tsukamoto, M.
    Wakabayashi, H.
    Ohno, T.
    Nagashima, N.
    PROCEEDINGS OF TECHNICAL PROGRAM: 2009 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS, 2009, : 20 - 21
  • [4] Why SiNx:H is the preferred gate dielectric for amorphous Si thin film transistors (TFTs) and SiO2 is the preferred gate dielectric for polycrystalline Si TFTs
    Lucovsky, G
    Phillips, JC
    FLAT-PANEL DISPLAYS AND SENSORS: PRINCIPLES, MATERIALS AND PROCESSES, 2000, 558 : 135 - 140
  • [5] Spacer-first Damascene-gate FinFET architecture featuring stringer-free integration
    Comu-Fruleux, F.
    Penaud, J.
    Dubois, E.
    Coronel, P.
    Larrieu, G.
    Skotnicki, T.
    IEEE ELECTRON DEVICE LETTERS, 2007, 28 (06) : 523 - 526
  • [6] Channel-stress study on gate-size effects for damascene-gate pMOSFETs with top-cut compressive stress liner and eSiGe
    Mayuzumi, S.
    Yamakawa, S.
    Kosemura, D.
    Takei, M.
    Wang, J.
    Ando, T.
    Tateshita, Y.
    Tsukamoto, M.
    Wakabayashi, H.
    Ohno, T.
    Ogura, A.
    Nagashima, N.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 97 - +
  • [7] Gate dielectric gets thin
    不详
    ELECTRONICS WORLD, 2004, 110 (1815): : 4 - 4
  • [8] Polymer gate dielectric pentacene TFTs and circuits on flexible substrates
    Klauk, H
    Halik, M
    Zschieschang, U
    Schmid, G
    Radlik, W
    Brederlow, R
    Briole, S
    Pacha, C
    Thewes, R
    Weber, W
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 557 - 560
  • [9] A 22-nm damascene-gate MOSFET fabrication with 0.9-nm EOT and local channel implantation
    Choe, JD
    Lee, CS
    Kim, SH
    Kim, SM
    Lee, SA
    Lee, JW
    Shin, YG
    Park, D
    Kim, K
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (03) : 195 - 197
  • [10] Damascene metal gate technology
    Nakajima, K
    Akasaka, Y
    Saito, T
    Matsuo, K
    Yagishita, A
    Suguro, K
    ADVANCED METALLIZATION CONFERENCE 2000 (AMC 2000), 2001, : 529 - 534