Novel Hybrid-Size Digit-Serial Systolic Multiplier over GF(2m)

被引:0
|
作者
Hu, Zhenji [1 ]
Xie, Jiafeng [2 ]
机构
[1] ShangHai Univ Finance & Econ, Sch Law, Shanghai 200433, Peoples R China
[2] Villanova Univ, Dept Elect & Comp Engn, Villanova, PA 19085 USA
来源
SYMMETRY-BASEL | 2018年 / 10卷 / 11期
关键词
digit-serial; hybrid-size; low-complexity; pentanomial; systolic structure; trinomial;
D O I
10.3390/sym10110540
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Because of the efficient tradeoff in area-time complexities, digit-serial systolic multiplier over GF(2(m)) has gained substantial attention in the research community for possible application in current/emerging cryptosystems. In general, this type of multiplier is designed to be applicable to one certain field-size, which in fact determines the actual security level of the cryptosystem and thus limits the flexibility of the operation of cryptographic applications. Based on this consideration, in this paper, we propose a novel hybrid-size digit-serial systolic multiplier which not only offers flexibility to operate in either pentanomial- or trinomial-based multiplications, but also has low-complexity implementation performance. Overall, we have made two interdependent efforts to carry out the proposed work. First, a novel algorithm is derived to formulate the mathematical idea of the hybrid-size realization. Then, a novel digit-serial structure is obtained after efficient mapping from the proposed algorithm. Finally, the complexity analysis and comparison are given to demonstrate the efficiency of the proposed multiplier, e.g., the proposed one has less area-delay product (ADP) than the best existing trinomial-based design. The proposed multiplier can be used as a standard intellectual property (IP) core in many cryptographic applications for flexible operation.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] Low Register-Complexity Systolic Digit-Serial Multiplier Over GF(2(m)) Based on Trinomials
    Xie, Jiafeng
    Meher, Pramod Kumar
    Zhou, Xiaojun
    Lee, Chiou-Yng
    IEEE TRANSACTIONS ON MULTI-SCALE COMPUTING SYSTEMS, 2018, 4 (04): : 773 - 783
  • [22] Systolic digit-serial multiplier
    Univ of Nottingham, Nottingham, United Kingdom
    IEE Proc Circuits Devices Syst, 1 (14-20):
  • [23] Systolic digit-serial multiplier
    Ashur, AS
    Ibrahim, MK
    Aggoun, A
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (01): : 14 - 20
  • [24] A DIGIT-SERIAL ARCHITECTURE FOR INVERSION AND MULTIPLICATION IN GF(2M)
    Fan, Junfeng
    Verbauwhede, Ingrid
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 7 - 12
  • [25] A versatile and scalable digit-serial/parallel multiplier architecture for finite fields GF(2m)
    Hütter, M
    Gorssschädl, J
    Kamendje, GA
    ITCC 2003: INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2003, : 692 - 700
  • [26] New Scalable Digit-Serial Inverter Over GF(2m) for Embedded Applications
    Ibrahim, Atef
    Alsomani, Turki
    Gebali, Fayez
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 531 - 534
  • [27] Dual basis digit serial GF(2m) multiplier
    Ibrahim, MK
    Aggoun, A
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2002, 89 (07) : 517 - 523
  • [28] FPGA-Specific Efficient Designs of Digit-Serial Multiplier for Galois Field GF(2m)
    Pradhan, Dibakar
    Meher, Pramod Kumar
    Meher, Bimal Kumar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024,
  • [29] A NEW BIT-SERIAL SYSTOLIC MULTIPLIER OVER GF(2M)
    ZHOU, BB
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (06) : 749 - 751
  • [30] New digit-serial systolic arrays for power-sum and division operation in GF(2m)
    Lee, WH
    Lee, KJ
    Yoo, KY
    COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2004, PT 3, 2004, 3045 : 638 - 647