Novel Hybrid-Size Digit-Serial Systolic Multiplier over GF(2m)

被引:0
|
作者
Hu, Zhenji [1 ]
Xie, Jiafeng [2 ]
机构
[1] ShangHai Univ Finance & Econ, Sch Law, Shanghai 200433, Peoples R China
[2] Villanova Univ, Dept Elect & Comp Engn, Villanova, PA 19085 USA
来源
SYMMETRY-BASEL | 2018年 / 10卷 / 11期
关键词
digit-serial; hybrid-size; low-complexity; pentanomial; systolic structure; trinomial;
D O I
10.3390/sym10110540
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Because of the efficient tradeoff in area-time complexities, digit-serial systolic multiplier over GF(2(m)) has gained substantial attention in the research community for possible application in current/emerging cryptosystems. In general, this type of multiplier is designed to be applicable to one certain field-size, which in fact determines the actual security level of the cryptosystem and thus limits the flexibility of the operation of cryptographic applications. Based on this consideration, in this paper, we propose a novel hybrid-size digit-serial systolic multiplier which not only offers flexibility to operate in either pentanomial- or trinomial-based multiplications, but also has low-complexity implementation performance. Overall, we have made two interdependent efforts to carry out the proposed work. First, a novel algorithm is derived to formulate the mathematical idea of the hybrid-size realization. Then, a novel digit-serial structure is obtained after efficient mapping from the proposed algorithm. Finally, the complexity analysis and comparison are given to demonstrate the efficiency of the proposed multiplier, e.g., the proposed one has less area-delay product (ADP) than the best existing trinomial-based design. The proposed multiplier can be used as a standard intellectual property (IP) core in many cryptographic applications for flexible operation.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] Novel Bit-Parallel and Digit-Serial Systolic Finite Field Multipliers Over GF(2m) Based on Reordered Normal Basis
    Xie, Jiafeng
    Lee, Chiou-Yng
    Meher, Pramod Kumar
    Mao, Zhi-Hong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (09) : 2119 - 2130
  • [32] Concurrent Error Detection in Digit-Serial Normal Basis Multiplication over GF(2m)
    Lee, Chiou-Yng
    2008 22ND INTERNATIONAL WORKSHOPS ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, VOLS 1-3, 2008, : 1499 - 1504
  • [33] Design space exploration of division over GF(2m) on FPGA:: A digit-serial approach
    Chelton, William
    Benaissa, Mohammed
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 172 - 175
  • [34] Efficient Digit Serial Dual Basis GF(2m) Multiplier
    Chang, Po-Lun
    Hsieh, Fei-Hu
    Chen, Liang-Hwa
    Lee, Chiou-Yng
    ICIEA 2010: PROCEEDINGS OF THE 5TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOL 1, 2010, : 180 - +
  • [35] Low space-complexity digit-serial dual basis systolic multiplier over Galois field GF(2m) using Hankel matrix and Karatsuba algorithm
    Hua, Ying Yan
    Lin, Jim-Min
    Chiou, Che Wun
    Lee, Chiou-Yng
    Liu, Yong Huan
    IET INFORMATION SECURITY, 2013, 7 (02) : 75 - 86
  • [36] Low-Latency Digit-Serial Systolic Double Basis Multiplier over GF(2m) Using Subquadratic Toeplitz Matrix-Vector Product Approach
    Pan, Jeng-Shyang
    Azarderakhsh, Reza
    Kermani, Mehran Mozaffari
    Lee, Chiou-Yng
    Lee, Wen-Yo
    Chiou, Che Wun
    Lin, Jim-Min
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (05) : 1169 - 1181
  • [37] Scalable and Unified Digit-Serial Processor Array Architecture for Multiplication and Inversion Over GF(2m)
    Ibrahim, Atef
    Gebali, Fayez
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (11) : 2894 - 2906
  • [38] Unified parallel Systolic multiplier over GF(2m)
    Lee, Chiou-Yng
    Chen, Yung-Hui
    Chiou, Che-Wun
    Lin, Jim-Min
    JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2007, 22 (01) : 28 - 38
  • [39] Comments on "Low-Latency Digit-Serial Systolic Double Basis Multiplier over GF(2m) Using Subquadratic Toeplitz Matrix-Vector Product Approach"
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (04) : 1215 - 1216
  • [40] 可配置GF(2m)域Digit-Serial乘法器
    王飞
    来金梅
    章倩苓
    任俊彦
    微电子学与计算机, 2004, (01) : 72 - 74+78