A reconfigurable two-stage cyclic ADC for low-power applications in 3.3V 0.35μm CMOS

被引:1
|
作者
Angel Diaz-Madrid, Jose [1 ]
Domenech-Asensi, Gines [2 ]
Oberst, Matthias [3 ]
机构
[1] Univ Politecn Cartagena, Ctr Univ Def, Ingn & Tecn Aplicadas, Santiago De La Ribera, Spain
[2] Univ Politecn Cartagena, Elect Tecnol Comp & Proyectos, Cartagena, Spain
[3] Fraunhofer Inst Integrierte Schaltungen IIS, Integrated Circuits & Syst Dept, Erlangen, Germany
关键词
Analog-to-digital conversion (ADC); CMOS analog integrated circuit; switched capacitor (SC); opamp sharing; reconfigurable circuit: cyclic converter; TO-DIGITAL CONVERTER; PIPELINED ADC; 10-BIT; OPAMP; CAPACITOR; REUSE;
D O I
10.1080/00207217.2016.1175032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a reconfigurable pipeline analog-to-digital converter (ADC) using a two-stage cyclic configuration. The ADC consists of two stages with 1.5 effective bit resolution, two reference circuits for voltage and current biasing, and a clock generator and timing circuit. Throughout the development of this ADC, several techniques were combined for reducing the power consumption as well as for preserving the converter linearity. To reduce the power consumption, the circuit has a single operational trans-conductance amplifier shared by both pipeline stages. To keep conversion linearity, circuits such as the bootstrapped complementary metal-oxide semiconductor (CMOS) transmission gates and a robust comparator topology were implemented. The circuit can be configured to perform conversion between 7 and 15 bit resolutions, and it works with the master clock frequency in the range of 1kHz to 40MHz. The circuit has been prototyped in a 3.3V 0.35 mu m CMOS process and consumes 14.1mW at 40MHz and 8MSample/s sampling rate. With this resolution and sampling rate, it achieves 60.1dB SNR, 56.57dB SINAD and 9.1 bit ENOB at 0.666MHz input frequency and 53.6dB SNR, 52.4dB SINAD and 8.6 bit ENOB at 3.85MHz input frequency. The technological FOM obtained was 13.2As/m(2).
引用
收藏
页码:1998 / 2012
页数:15
相关论文
共 50 条
  • [41] A low-power column-parallel cyclic ADC for CMOS image sensor with capacitance and current scaling
    Zhu, Jianian
    Xu, Jiangtao
    Nie, Kaiming
    MICROELECTRONICS JOURNAL, 2020, 105 (105):
  • [42] A 10-BIT 70MHZ 3.3V CMOS 0.5-MU-M D/A CONVERTER FOR VIDEO APPLICATIONS
    FRAVAL, A
    DELLOVA, F
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (03) : 875 - 879
  • [43] The Design of a Low-Power High-Speed Current Comparator in 0.35-μm CMOS Technology
    Ziabakhsh, Soheil
    Alavi-Rad, Hosein
    Alavi-Rad, Mohammad
    Mortazavi, Mohammad
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 107 - +
  • [44] A family of low-power truly modular programmable dividers in standard 0.35-μm CMOS technology
    Vaucher, CS
    Ferencic, I
    Locher, M
    Sedvallson, S
    Voegeli, U
    Wang, ZH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) : 1039 - 1045
  • [45] A 0.6-V LOW-POWER ARMSTRONG VCO IN 0.18 μM CMOS
    Liu, Cheng-Chen
    Jang, Sheng-Lyang
    Chen, Jhao-Jhang
    Juang, Miin-Horng
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (01) : 116 - 119
  • [46] A two-stage power converter architecture with maximum power extraction for low-power energy sources
    Umaz, Ridvan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (06) : 4744 - 4755
  • [47] A low-power & low-noise 2.5-Gb/s optical receiver IC in 0.35μm CMOS
    Jalali, M
    Zarifkar, A
    Emami, A
    Soroosh, M
    2004 IEEE International Conference on Semiconductor Electronics, Proceedings, 2004, : 168 - 170
  • [48] A 5.8-GHz two-stage high-linearity low-voltage low noise amplifier in a 0.35-μm CMOS technology
    Liu, RC
    Lee, CR
    Wang, H
    Wang, CK
    2002 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2002, : 221 - 224
  • [49] A 125MS/s Self-latch Low-Power Comparator in 0.35μm CMOS Process
    Rezaeii, Ali Baradaran
    Hasseli, Leila
    Moradi, Tohid
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [50] A high-performance low-power two-stage OPAMP realized in 90nm CMOS process for biomedical application
    Banik, Suva
    Mahmud, Tanjir
    Rasel, M. M. H.
    Hasanuzzaman, Md
    2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, : 827 - 830