A reconfigurable two-stage cyclic ADC for low-power applications in 3.3V 0.35μm CMOS

被引:1
|
作者
Angel Diaz-Madrid, Jose [1 ]
Domenech-Asensi, Gines [2 ]
Oberst, Matthias [3 ]
机构
[1] Univ Politecn Cartagena, Ctr Univ Def, Ingn & Tecn Aplicadas, Santiago De La Ribera, Spain
[2] Univ Politecn Cartagena, Elect Tecnol Comp & Proyectos, Cartagena, Spain
[3] Fraunhofer Inst Integrierte Schaltungen IIS, Integrated Circuits & Syst Dept, Erlangen, Germany
关键词
Analog-to-digital conversion (ADC); CMOS analog integrated circuit; switched capacitor (SC); opamp sharing; reconfigurable circuit: cyclic converter; TO-DIGITAL CONVERTER; PIPELINED ADC; 10-BIT; OPAMP; CAPACITOR; REUSE;
D O I
10.1080/00207217.2016.1175032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a reconfigurable pipeline analog-to-digital converter (ADC) using a two-stage cyclic configuration. The ADC consists of two stages with 1.5 effective bit resolution, two reference circuits for voltage and current biasing, and a clock generator and timing circuit. Throughout the development of this ADC, several techniques were combined for reducing the power consumption as well as for preserving the converter linearity. To reduce the power consumption, the circuit has a single operational trans-conductance amplifier shared by both pipeline stages. To keep conversion linearity, circuits such as the bootstrapped complementary metal-oxide semiconductor (CMOS) transmission gates and a robust comparator topology were implemented. The circuit can be configured to perform conversion between 7 and 15 bit resolutions, and it works with the master clock frequency in the range of 1kHz to 40MHz. The circuit has been prototyped in a 3.3V 0.35 mu m CMOS process and consumes 14.1mW at 40MHz and 8MSample/s sampling rate. With this resolution and sampling rate, it achieves 60.1dB SNR, 56.57dB SINAD and 9.1 bit ENOB at 0.666MHz input frequency and 53.6dB SNR, 52.4dB SINAD and 8.6 bit ENOB at 3.85MHz input frequency. The technological FOM obtained was 13.2As/m(2).
引用
收藏
页码:1998 / 2012
页数:15
相关论文
共 50 条
  • [21] 1.2 V 10-bits 40 MS/s CMOS SAR ADC for low-power applications
    Lu, Chi-Chang
    Huang, Ding-Ke
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (06) : 857 - 862
  • [22] A CMOS Low-Power Transceiver With Reconfigurable Antenna Interface for Medical Implant Applications
    Copani, Tino
    Min, Seungkee
    Shashidharan, Sridhar
    Chakraborty, Sudipto
    Stevens, Mark
    Kiaei, Sayfe
    Bakkaloglu, Bertan
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2011, 59 (05) : 1369 - 1378
  • [23] A Reconfigurable, Nonlinear, Low-Power, VCO-Based ADC for Neural Recording Applications
    Shokri, Reza
    Koolivand, Yarallah
    Shoaei, Omid
    Caviglia, Daniele D.
    Aiello, Orazio
    SENSORS, 2024, 24 (19)
  • [24] A Low Gain Error Two-Stage dB-Linear Variable Gain Amplifier in 0.35 μm CMOS Process
    Wang, Yongsheng
    Li, Xinzhi
    Zhang, Zhixin
    Lai, Fengchang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 367 - 370
  • [25] A Low-power 14-bit Two-stage Hybrid ADC for Infrared Focal Plane Array Detector
    Zhang, Zhuo
    Zhang, Yacong
    Fan, Miaomiao
    Zhao, Meng
    Liu, Dahe
    Lu, Wengao
    Chen, Zhongjian
    2016 IEEE INFORMATION TECHNOLOGY, NETWORKING, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (ITNEC), 2016, : 386 - 390
  • [26] A 3.3V-70MHz low power 8 bit CMOS digital to analog converter with two-stage current cell matrix structure
    Kim, JH
    Yoon, KS
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 197 - 200
  • [27] The low-power and low-area PWM by light intensity for photoflash in 0.35-μm CMOS
    Lee, Woo Kwan
    Choi, Won Ho
    Min, Young Jae
    Kim, Hoon Ki
    Kim, Soo-Won
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1724 - 1727
  • [28] Low-voltage low-power 100 MHz programmable gain amplifier in 0.35 μm CMOS
    Calvo, B.
    Celma, S.
    Sanz, M. T.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 48 (03) : 263 - 266
  • [29] Low-voltage low-power 100 MHz programmable gain amplifier in 0.35 μm CMOS
    B. Calvo
    S. Celma
    M. T. Sanz
    Analog Integrated Circuits and Signal Processing, 2006, 48 : 263 - 266
  • [30] Design of Low-Power 3-Bit CMOS Flash ADC for Aerospace Applications
    Nidhi, N.
    Kumari, M.
    Prasad, D.
    Pandey, A.
    Solanki, S. S.
    Kumar, A.
    Thakur, K. K.
    Nath, V.
    PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATION SYSTEMS, MCCS 2018, 2019, 556 : 585 - 594