A reconfigurable two-stage cyclic ADC for low-power applications in 3.3V 0.35μm CMOS

被引:1
|
作者
Angel Diaz-Madrid, Jose [1 ]
Domenech-Asensi, Gines [2 ]
Oberst, Matthias [3 ]
机构
[1] Univ Politecn Cartagena, Ctr Univ Def, Ingn & Tecn Aplicadas, Santiago De La Ribera, Spain
[2] Univ Politecn Cartagena, Elect Tecnol Comp & Proyectos, Cartagena, Spain
[3] Fraunhofer Inst Integrierte Schaltungen IIS, Integrated Circuits & Syst Dept, Erlangen, Germany
关键词
Analog-to-digital conversion (ADC); CMOS analog integrated circuit; switched capacitor (SC); opamp sharing; reconfigurable circuit: cyclic converter; TO-DIGITAL CONVERTER; PIPELINED ADC; 10-BIT; OPAMP; CAPACITOR; REUSE;
D O I
10.1080/00207217.2016.1175032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a reconfigurable pipeline analog-to-digital converter (ADC) using a two-stage cyclic configuration. The ADC consists of two stages with 1.5 effective bit resolution, two reference circuits for voltage and current biasing, and a clock generator and timing circuit. Throughout the development of this ADC, several techniques were combined for reducing the power consumption as well as for preserving the converter linearity. To reduce the power consumption, the circuit has a single operational trans-conductance amplifier shared by both pipeline stages. To keep conversion linearity, circuits such as the bootstrapped complementary metal-oxide semiconductor (CMOS) transmission gates and a robust comparator topology were implemented. The circuit can be configured to perform conversion between 7 and 15 bit resolutions, and it works with the master clock frequency in the range of 1kHz to 40MHz. The circuit has been prototyped in a 3.3V 0.35 mu m CMOS process and consumes 14.1mW at 40MHz and 8MSample/s sampling rate. With this resolution and sampling rate, it achieves 60.1dB SNR, 56.57dB SINAD and 9.1 bit ENOB at 0.666MHz input frequency and 53.6dB SNR, 52.4dB SINAD and 8.6 bit ENOB at 3.85MHz input frequency. The technological FOM obtained was 13.2As/m(2).
引用
收藏
页码:1998 / 2012
页数:15
相关论文
共 50 条
  • [1] 1.6Gbps low-power receiver for display interfaces using a 3.3V and 0.35μm CMOS process
    Kim, Jin-Ho
    Kwon, Oh-Kyong
    2007 SID INTERNATIONAL SYMPOSIUM, DIGEST OF TECHNICAL PAPERS, VOL XXXVIII, BOOKS I AND II, 2007, 38 : 342 - 345
  • [2] A 3.3V 14-bit 125MS/s Pipeline ADC with hybrid 1.8V/3.3V MOSFET technique in 0.18μm CMOS
    Zhou, Xiaodan
    He, Weipeng
    Fu, Dongbing
    Wang, Jianan
    Chen, Guangbing
    IEICE ELECTRONICS EXPRESS, 2024, 21 (07):
  • [3] A low-power 98-dB multibit audio DAC in a standard 3.3-V 0.35-μm CMOS technology
    Annovazzi, M
    Colonna, V
    Gandolfi, G
    Stefani, F
    Baschirotto, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) : 825 - 834
  • [4] A 12-bit 2.5-bit/phase two-stage cyclic ADC with phase scaling and low-power Sub-ADC for CMOS image sensor
    Zhao, Shuanghan
    Gao, Jing
    Chen, Quanmin
    Nie, Kaiming
    Xu, Jiangtao
    MICROELECTRONICS JOURNAL, 2024, 150
  • [5] A 3.3V transconductor in 0.35μm CMOS with 80dB SFDR up to 10MHz
    Chilakapati, U
    Fiez, T
    Eshraghi, A
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 459 - 462
  • [6] Evaluation of ESD/LU Reliabilities by Different SCR Layout Types in a 0.35μm 3.3V CMOS Process
    Chen, Shen-Li
    Lin, Chun-Ju
    MATERIALS, TRANSPORTATION AND ENVIRONMENTAL ENGINEERING, PTS 1 AND 2, 2013, 779-780 : 1124 - 1129
  • [7] A high resolution, extended temperature sigma delta ADC in 3.3V 0.5μm SOS-CMOS
    Ericson, MN
    Bobrek, M
    Bobrek, A
    Britton, CL
    Rochelle, JM
    Blalock, BJ
    Schultz, RL
    2004 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOLS 1-6, 2004, : 2608 - 2617
  • [8] An analog front-end for remote sensor applications with high input common-mode rejection including a 16bit ΣΔ ADC in 0.35μm 3.3V CMOS process
    Compagne, E
    Maulet, S
    Genevey, S
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 459 - 462
  • [9] A Low-power Two-Stage Active Rectifier for Energy Harvesting Applications
    Ferreira, Ana C. R.
    Carvalho, Rui
    Yang, Zhaochu
    Correia, J. H.
    Dong, Tao
    2020 IEEE INTERNATIONAL SYMPOSIUM ON MEDICAL MEASUREMENTS AND APPLICATIONS (MEMEA), 2020,
  • [10] A Sub-1V 115nA 0.35μm CMOS Voltage Reference for Ultra Low-Power Applications
    Ma, Haifeng
    Zhou, Feng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1074 - 1077