An Efficient Architecture for Accurate and Low Power CMOS Analog Multiplier

被引:3
|
作者
Aghaei, Tohid [1 ]
Saatlo, Ali Naderi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Elect Engn, Urmia Branch, Orumiyeh, Iran
关键词
Body effect; bandwidth; four-quadrant; translinear loop; analog multiplier;
D O I
10.1142/S0218126621500456
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new analog four-quadrant multiplier in CMOS technology is proposed using translinear loops (TLs). The novelty of the work includes an improved structure resulting in high precision output, low power consumption and low body effect error. The higher accuracy is achieved using a symmetrical arrangement of the proposed multiplier, where the errors on the two sides of circuit are subtracted from each other. The simple structure, as well as the sharing bias branch in the squaring circuits, leads to the low power dissipation of the multiplier circuit. In addition, the proposed circuit is thoroughly analyzed in terms of the body effect error and the results are presented. In order to validate the performance of the circuit, the designed multiplier is used in two useful applications: frequency doubler and amplitude modulator. The post layout simulation results of the circuit are performed using Cadence Virtuoso and HSPICE with level 49 parameters (BSIM3v3) of TSMC 0.18 mu m technology. The results show a nonlinearity of 0.93%, a total harmonic distortion (THD) of 0.98% at a frequency of 1MHz, a -3dB bandwidth of 736MHz and a maximum power dissipation of 0.0619mW.
引用
收藏
页数:18
相关论文
共 50 条
  • [41] CMOS voltage-mode analog multiplier
    Boonchu, Boonchai
    Surakampontorn, Wanlop
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1989 - 1992
  • [42] Transconductance-Based CMOS Analog Multiplier
    Machado, Marcelo Bender
    Araujo Cunha, Ana Isabela
    Montoro, Carlos Galup
    Schneider, Marcio Cherem
    2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 365 - +
  • [43] CMOS-Memristive Analog Multiplier Design
    Kalysh, Ileskhan
    Krestinskaya, Olga
    James, Alex Pappachen
    2018 2ND INTERNATIONAL CONFERENCE ON COMPUTING AND NETWORK COMMUNICATIONS (COCONET), 2018, : 6 - 10
  • [44] CMOS Analog Multiplier Based on Current Mode
    Wang Yong-jie
    Guo Qiang
    ELECTRONIC INFORMATION AND ELECTRICAL ENGINEERING, 2012, 19 : 372 - 374
  • [45] A CMOS 4-QUADRANT ANALOG MULTIPLIER
    BULT, K
    WALLINGA, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (03) : 430 - 435
  • [46] 4-QUADRANT CMOS ANALOG MULTIPLIER
    KIM, YH
    PARK, SB
    ELECTRONICS LETTERS, 1992, 28 (07) : 649 - 650
  • [47] CMOS Current-mode Analog Multiplier
    Renge, Awantika
    Tijare, Ankita
    Dakhole, Pravin
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 823 - 826
  • [48] A +/-5-V CMOS ANALOG MULTIPLIER
    QIN, SC
    GEIGER, RL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 1143 - 1147
  • [49] Very-low power analog cells in CMOS
    Pimentel, J
    Salazar, F
    Pacheco, M
    Vellasco, M
    Gavriel, Y
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 328 - 331
  • [50] A low-power CMOS analog vector quantizer
    Cauwenberghs, G
    Pedroni, V
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) : 1278 - 1283