An Efficient Architecture for Accurate and Low Power CMOS Analog Multiplier

被引:3
|
作者
Aghaei, Tohid [1 ]
Saatlo, Ali Naderi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Elect Engn, Urmia Branch, Orumiyeh, Iran
关键词
Body effect; bandwidth; four-quadrant; translinear loop; analog multiplier;
D O I
10.1142/S0218126621500456
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new analog four-quadrant multiplier in CMOS technology is proposed using translinear loops (TLs). The novelty of the work includes an improved structure resulting in high precision output, low power consumption and low body effect error. The higher accuracy is achieved using a symmetrical arrangement of the proposed multiplier, where the errors on the two sides of circuit are subtracted from each other. The simple structure, as well as the sharing bias branch in the squaring circuits, leads to the low power dissipation of the multiplier circuit. In addition, the proposed circuit is thoroughly analyzed in terms of the body effect error and the results are presented. In order to validate the performance of the circuit, the designed multiplier is used in two useful applications: frequency doubler and amplitude modulator. The post layout simulation results of the circuit are performed using Cadence Virtuoso and HSPICE with level 49 parameters (BSIM3v3) of TSMC 0.18 mu m technology. The results show a nonlinearity of 0.93%, a total harmonic distortion (THD) of 0.98% at a frequency of 1MHz, a -3dB bandwidth of 736MHz and a maximum power dissipation of 0.0619mW.
引用
收藏
页数:18
相关论文
共 50 条
  • [31] Low-power low-noise CMOS analogue multiplier
    Li, Z.
    Chen, C.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (03): : 261 - 267
  • [32] Yet another low-voltage four quadrant analog CMOS multiplier
    RamirezAngulo, J
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 405 - 408
  • [33] A low-voltage CMOS linear transconductor suitable for analog multiplier application
    Sawigun, Chutham
    Mahattanakul, Jirayuth
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1543 - +
  • [34] Design of energy efficient N-bit vedic multiplier for low power hardware architecture
    Sridevi, A.
    Sathiya, A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [35] Analog Multiplier for a Low-power Integrated Image Sensor
    Blakiewicz, Grzegorz
    MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, : 226 - 229
  • [36] Multiplier Structures for Low Power Applications in Deep-CMOS
    Baran, Dursun
    Aktan, Mustafa
    Oklobdzija, Vojin G.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1061 - 1064
  • [37] 4-QUADRANT CMOS ANALOG MULTIPLIER
    HONG, Z
    MELCHIOR, H
    ELECTRONICS LETTERS, 1984, 20 (24) : 1015 - 1016
  • [38] LV CMOS high speed analog multiplier
    Hwang, CK
    Hyogo, A
    Ismail, M
    Kim, HS
    Moon, G
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1189 - 1192
  • [39] A compact four quadrant CMOS analog multiplier
    Miguel Rocha-Perez, Jose
    Zamora-Mejia, Gregorio
    Diaz-Armendariz, Alejandra
    Israel Bautista-Castillo, Alejandro
    Diaz-Sanchez, Alejandro
    Ramirez-Angulo, Jaime
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 108 : 53 - 61
  • [40] CMOS ANALOG CURRENT-STEERING MULTIPLIER
    BOTHA, T
    ELECTRONICS LETTERS, 1992, 28 (06) : 525 - 526