An Efficient Architecture for Accurate and Low Power CMOS Analog Multiplier

被引:3
|
作者
Aghaei, Tohid [1 ]
Saatlo, Ali Naderi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Elect Engn, Urmia Branch, Orumiyeh, Iran
关键词
Body effect; bandwidth; four-quadrant; translinear loop; analog multiplier;
D O I
10.1142/S0218126621500456
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new analog four-quadrant multiplier in CMOS technology is proposed using translinear loops (TLs). The novelty of the work includes an improved structure resulting in high precision output, low power consumption and low body effect error. The higher accuracy is achieved using a symmetrical arrangement of the proposed multiplier, where the errors on the two sides of circuit are subtracted from each other. The simple structure, as well as the sharing bias branch in the squaring circuits, leads to the low power dissipation of the multiplier circuit. In addition, the proposed circuit is thoroughly analyzed in terms of the body effect error and the results are presented. In order to validate the performance of the circuit, the designed multiplier is used in two useful applications: frequency doubler and amplitude modulator. The post layout simulation results of the circuit are performed using Cadence Virtuoso and HSPICE with level 49 parameters (BSIM3v3) of TSMC 0.18 mu m technology. The results show a nonlinearity of 0.93%, a total harmonic distortion (THD) of 0.98% at a frequency of 1MHz, a -3dB bandwidth of 736MHz and a maximum power dissipation of 0.0619mW.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] A low-power CMOS analog multiplier
    Chen, CH
    Li, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 100 - 104
  • [2] A new strategy to design low power translinear based CMOS analog multiplier
    Aghaei, Tohid
    Saatlo, Ali Naderi
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 180 - 188
  • [3] Design of accurate analog circuits for low voltage low power CMOS systems
    Falconi, C
    D'Amico, A
    Faccio, M
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 429 - 432
  • [4] A low voltage CMOS square law analog multiplier
    Tarim, TB
    Ismail, M
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 5 - 8
  • [5] A Low Voltage CMOS Analog Multiplier With High Linearity
    Miremadi, Amir H.
    Ayatollahi, Ahmad
    Abrishamifar, Adib
    Siadatan, Alireza
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 257 - +
  • [6] Low power-four quadrant CMOS analog multiplier for artificial neural networks
    Kapanoglu, B
    Yildirim, T
    PROCEEDINGS OF THE IEEE 12TH SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE, 2004, : 137 - 139
  • [7] CMOS design of a low power and high precision four-quadrant analog multiplier
    Beyraghi, Naser
    Khoei, Abdollah
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2015, 69 (01) : 400 - 407
  • [8] SystemC validation of a low power analog CMOS image sensor architecture
    Verdant, Arnaud
    Villard, Patrick
    Dupret, Antoine
    Mathias, Herve
    2007 IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS, 2007, : 147 - +
  • [9] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Liu, Weihsing
    Liu, Shen-Iuan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (02) : 307 - 312
  • [10] Low voltage low power CMOS four-quadrant analog multiplier for neural network applications
    Colli, G
    Montecchi, F
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 496 - 499