Fault Tolerant Delay Insensitive Inter-Chip Communication

被引:0
|
作者
Shi, Yebin [1 ]
Furber, Steve B. [1 ]
Garside, Jim [1 ]
Plana, Luis A. [1 ]
机构
[1] Univ Manchester, Sch Comp Sci, Manchester M13 9PL, Lancs, England
关键词
INTERCONNECT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous interconnect is a promising technology for communication systems. Delay Insensitive (DI) interconnect eliminates relative timing assumptions, offering a robust and flexible approach to on- and inter-chip communication. In the SpiNNaker system - a massively parallel computation platform -a DI system-wide communication infrastructure is employedwhich uses a 4-phase 3-of-6 code for on-chip communication and a 2-phase 2-of-7 code for inter-chip communication. Fault-tolerance has been evaluated by randomly injecting transient glitches into the off-chip wires. Fault simulation reveals that deadlock may occur in either the transmitter or the receiver as handshake protocols are disrupted. Various methods have been tested for reducing or eliminating deadlock, including a novel phase-insensitive 2-phase to 4-phase converter, a priority arbiter for reliable code conversion and a scheme that allows independent resetting of the transmitter and receiver to clear deadlocks. Simulation results confirm that these methods enhance the fault tolerance of the DI communication link, in particular making it significantly more resistant to deadlock.
引用
收藏
页码:70 / 77
页数:8
相关论文
共 50 条
  • [41] An Efficient Ladder Reflector Antenna for Inter-Chip Communications
    Jiang, Bo-Tao
    Mao, Jun-Fa
    Yin, Wen-Yan
    APMC: 2008 ASIA PACIFIC MICROWAVE CONFERENCE (APMC 2008), VOLS 1-5, 2008, : 2631 - +
  • [42] Mitigating Inter-Chip Oscillation of paralleled SiC MOSFETs
    Sawallich, Florian
    Eckel, Hans-Guenter
    2023 25TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS, EPE'23 ECCE EUROPE, 2023,
  • [43] Single-mode glass waveguide technology for optical inter-chip communication on board-level
    Brusberg, Lars
    Neitz, Marcel
    Schroeder, Henning
    OPTOELECTRONIC INTERCONNECTS XII, 2012, 8267
  • [44] A Scalable Multi-Chip YOLO Accelerator With a Lightweight Inter-Chip Adapter
    Kim, Jicheon
    Park, Chunmyung
    Hyun, Eunjae
    Nguyen, Xuan Truong
    Lee, Hyuk-Jae
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [45] Optoelectronic integrated receiver for inter-MCM and inter-chip optical interconnects
    Heremans, P
    Ayadi, K
    Kuijk, M
    Bickel, G
    Vounckx, R
    Borghs, G
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 657 - 660
  • [46] Fault-Tolerant Quasi Delay Insensitive Combinational Circuits in Commercial FPGA Devices
    Verducci, Orlando
    Oliveira, Duarte L.
    Moreno, Robson L.
    2021 IEEE 22ND LATIN AMERICAN TEST SYMPOSIUM (LATS2021), 2021,
  • [47] The design and performance analysis of inter-chip wireless communication system in instrument based on 60GHz
    Zhang Xiaolai
    Shi Wei
    Zhu Wei
    PROCEEDINGS OF 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), VOL. 2, 2015, : 813 - 818
  • [48] AN EFFICIENT CMOS ON-CHIP LADDER REFLECTOR ANTENNA FOR INTER-CHIP COMMUNICATIONS
    Jiang, Bo-Tao
    Mao, Jun-Fa
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (01) : 59 - 63
  • [49] SRRT: An Ultra-Low-Power Unidirectional Single-Wire Inter-Chip Communication for IoT
    Cong, Jiaxu
    Wang, Jingyu
    Tong, Bin
    Shang, Delong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2025, 72 (01) : 128 - 132
  • [50] Modeling and mitigation of jitter in high-speed source-synchronous inter-chip communication systems
    Balamurugan, G
    Shanbhag, N
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 1681 - 1687