Fault Tolerant Delay Insensitive Inter-Chip Communication

被引:0
|
作者
Shi, Yebin [1 ]
Furber, Steve B. [1 ]
Garside, Jim [1 ]
Plana, Luis A. [1 ]
机构
[1] Univ Manchester, Sch Comp Sci, Manchester M13 9PL, Lancs, England
关键词
INTERCONNECT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous interconnect is a promising technology for communication systems. Delay Insensitive (DI) interconnect eliminates relative timing assumptions, offering a robust and flexible approach to on- and inter-chip communication. In the SpiNNaker system - a massively parallel computation platform -a DI system-wide communication infrastructure is employedwhich uses a 4-phase 3-of-6 code for on-chip communication and a 2-phase 2-of-7 code for inter-chip communication. Fault-tolerance has been evaluated by randomly injecting transient glitches into the off-chip wires. Fault simulation reveals that deadlock may occur in either the transmitter or the receiver as handshake protocols are disrupted. Various methods have been tested for reducing or eliminating deadlock, including a novel phase-insensitive 2-phase to 4-phase converter, a priority arbiter for reliable code conversion and a scheme that allows independent resetting of the transmitter and receiver to clear deadlocks. Simulation results confirm that these methods enhance the fault tolerance of the DI communication link, in particular making it significantly more resistant to deadlock.
引用
收藏
页码:70 / 77
页数:8
相关论文
共 50 条
  • [21] Miniaturized on Chip Antenna for Inter-chip and Intra-chip Wireless Communication in 90nm CMOS
    Gorla, Hemachandra
    Addison, David W.
    Khan, Muhammad R.
    Zhang, Zhichao
    Harackiewicz, Frances J.
    Chen, Lee
    Klymyshyn, David M.
    2012 IEEE INTERNATIONAL CONFERENCE ON WIRELESS INFORMATION TECHNOLOGY AND SYSTEMS (ICWITS), 2012,
  • [22] Towards on-chip fault-tolerant communication
    Dumitras, T
    Kerner, S
    Marculescu, R
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 225 - 232
  • [23] Fault-tolerant Communication in Invasive Networks on Chip
    Heisswolf, Jan
    Weichslgartner, Andreas
    Zaib, Aurang
    Friederich, Stephanie
    Masing, Leonard
    Stein, Carsten
    Duden, Marco
    Kloepfer, Roman
    Teich, Juergen
    Wild, Thomas
    Herkersdorf, Andreas
    Becker, Juergen
    2015 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2015,
  • [24] Reusable design of inter-chip communication interfaces for next generation of adaptive computing systems
    Kotzsch, V
    Schneider, J
    Döring, G
    SYSTEMS ASPECTS IN ORGANIC AND PERVASIVE COMPUTING - ARCS 2005, PROCEEDINGS, 2005, 3432 : 167 - 177
  • [25] A New Encoding Mechanism for Low Power Inter-Chip Serial Communication in Asynchronous Circuits
    Yoneda, Tomohiro
    Imai, Masashi
    2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2015, : 395 - 398
  • [26] Inter-chip data transfer without wires
    不详
    ELECTRONICS WORLD, 2000, 106 (1768): : 272 - 272
  • [27] A COMPLEMENTARY OPTICAL INTERCONNECTION FOR INTER-CHIP NETWORKS
    FURUYAMA, H
    NAKAMURA, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (01) : 112 - 117
  • [28] Demonstrating BrainScaleS-2 Inter-Chip Pulse-Communication using EXTOLL
    Thommes, Tobias
    Bordukat, Sven
    Gruebl, Andreas
    Karasenko, Vitali
    Mueller, Eric
    Schemmel, Johannes
    PROCEEDINGS OF THE 2022 ANNUAL NEURO-INSPIRED COMPUTATIONAL ELEMENTS CONFERENCE (NICE 2022), 2022, : 98 - 100
  • [29] Inter-chip and on-chip optical interconnects for FPGA applications
    Cahill, LW
    Clapp, TV
    Optoelectronic Integration on Silicon II, 2005, 5730 : 144 - 148
  • [30] Active crosstalk cancel for high-density inductive inter-chip wireless communication
    Kumar, A
    Miura, N
    Muqsith, M
    Kuroda, T
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 271 - 276