Fault Tolerant Delay Insensitive Inter-Chip Communication

被引:0
|
作者
Shi, Yebin [1 ]
Furber, Steve B. [1 ]
Garside, Jim [1 ]
Plana, Luis A. [1 ]
机构
[1] Univ Manchester, Sch Comp Sci, Manchester M13 9PL, Lancs, England
关键词
INTERCONNECT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous interconnect is a promising technology for communication systems. Delay Insensitive (DI) interconnect eliminates relative timing assumptions, offering a robust and flexible approach to on- and inter-chip communication. In the SpiNNaker system - a massively parallel computation platform -a DI system-wide communication infrastructure is employedwhich uses a 4-phase 3-of-6 code for on-chip communication and a 2-phase 2-of-7 code for inter-chip communication. Fault-tolerance has been evaluated by randomly injecting transient glitches into the off-chip wires. Fault simulation reveals that deadlock may occur in either the transmitter or the receiver as handshake protocols are disrupted. Various methods have been tested for reducing or eliminating deadlock, including a novel phase-insensitive 2-phase to 4-phase converter, a priority arbiter for reliable code conversion and a scheme that allows independent resetting of the transmitter and receiver to clear deadlocks. Simulation results confirm that these methods enhance the fault tolerance of the DI communication link, in particular making it significantly more resistant to deadlock.
引用
收藏
页码:70 / 77
页数:8
相关论文
共 50 条
  • [31] Performance model for inter-chip communication considering inductive cross-talk and cost
    LaMeres, BJ
    Khatri, SP
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4130 - 4133
  • [32] 2-D torus inter-chip network on EOPCB for locally intensive communication
    Feng Yonghua
    Luo Fengguang
    Yuan Jing
    SECOND INTERNATIONAL CONFERENCE ON SPACE INFORMATION TECHNOLOGY, PTS 1-3, 2007, 6795
  • [33] On-chip tap-delay measurements for a digital delay-line used in high-speed inter-chip data communications
    Petre, O
    Kerkhoff, HG
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 122 - 127
  • [34] Networks-on-chip: The quest for on-chip fault-tolerant communication
    Marculescu, R
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 8 - 12
  • [35] A Wideband and Low Power Dual-Band ASK Transceiver for Intra/Inter-Chip Communication
    Ma, Shunli
    Ren, Junyan
    Li, Ning
    Ye, Fan
    Gu, Qun Jane
    2015 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2015,
  • [36] Inter-chip transmission characteristics of Si on-chip integrated antennas
    Kimoto, K.
    Sasaki, N.
    Nitta, M.
    Kikkawa, T.
    2007 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-12, 2007, : 2310 - 2313
  • [37] 2D inter-chip optical interconnect
    Baets, R
    Vanwassenhove, L
    OPTICAL MATERIALS, 2001, 17 (1-2) : 227 - 233
  • [38] Power comparison between high-speed electrical and optical interconnects for inter-chip communication
    Cho, H
    Kapur, P
    Saraswat, KC
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 116 - 118
  • [39] Electro-optical co-integration of chip-components in optical transceivers for optical inter-chip communication
    Nieweglowski, Krzysztof
    Lorenz, Lukas
    Bock, Karlheinz
    Catuneanu, Mircea
    Jamshidi, Kambiz
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 139 - 147
  • [40] Inter-Chip Authentication through I/O Character
    Hou, Fangyong
    Xiao, Nong
    He, Hongjun
    Liu, Fang
    TRUSTCOM 2011: 2011 INTERNATIONAL JOINT CONFERENCE OF IEEE TRUSTCOM-11/IEEE ICESS-11/FCST-11, 2011, : 398 - 402