Fault Tolerant Delay Insensitive Inter-Chip Communication

被引:0
|
作者
Shi, Yebin [1 ]
Furber, Steve B. [1 ]
Garside, Jim [1 ]
Plana, Luis A. [1 ]
机构
[1] Univ Manchester, Sch Comp Sci, Manchester M13 9PL, Lancs, England
关键词
INTERCONNECT;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Asynchronous interconnect is a promising technology for communication systems. Delay Insensitive (DI) interconnect eliminates relative timing assumptions, offering a robust and flexible approach to on- and inter-chip communication. In the SpiNNaker system - a massively parallel computation platform -a DI system-wide communication infrastructure is employedwhich uses a 4-phase 3-of-6 code for on-chip communication and a 2-phase 2-of-7 code for inter-chip communication. Fault-tolerance has been evaluated by randomly injecting transient glitches into the off-chip wires. Fault simulation reveals that deadlock may occur in either the transmitter or the receiver as handshake protocols are disrupted. Various methods have been tested for reducing or eliminating deadlock, including a novel phase-insensitive 2-phase to 4-phase converter, a priority arbiter for reliable code conversion and a scheme that allows independent resetting of the transmitter and receiver to clear deadlocks. Simulation results confirm that these methods enhance the fault tolerance of the DI communication link, in particular making it significantly more resistant to deadlock.
引用
收藏
页码:70 / 77
页数:8
相关论文
共 50 条
  • [1] Inter-Chip Wireless Communication
    Wu, Hsin-Ta
    Lin, Jau-Jr
    Kenneth, K. O.
    2013 7TH EUROPEAN CONFERENCE ON ANTENNAS AND PROPAGATION (EUCAP), 2013, : 3647 - 3649
  • [2] Wireless Inter-Chip and Intra-Chip Communication
    Yordanov, Hristomir
    Russer, Peter
    2009 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2009, : 145 - 148
  • [3] Implementation of a Fault-Tolerant, Globally-Asynchronous-Locally-Synchronous, Inter-Chip NoC Communication Bridge on FPGAs
    Kyriakakis, Eleftherios
    Ngo, Kalle
    Oberg, Johnny
    2017 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS): NORCHIP AND INTERNATIONAL SYMPOSIUM OF SYSTEM-ON-CHIP (SOC), 2017,
  • [4] Dynamic receiver biasing for inter-chip communication
    Gauthier, CR
    Sivagnaname, J
    Brown, RB
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 101 - 111
  • [5] Inductive Coupling Transceivers for Inter-chip Data Communication
    Kuroda, Tadahiro
    2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY: SYNERGY OF RF AND IC TECHNOLOGIES, PROCEEDINGS, 2009, : 13 - 15
  • [6] Modeling capacitive links for broadband inter-chip communication
    Viitala, Olli
    Flak, Jacek
    Lindfors, Saska
    2007 NORCHIP, 2007, : 142 - 145
  • [7] Inductive Coupling Transceivers for Inter-chip Data Communication
    Kuroda, Tadahiro
    2009 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT 2009), 2009, : 372 - 374
  • [8] Innovative Propagation Mechanism for Inter-chip and Intra-chip Communication
    Liu, Yuqiao
    Pano, Vasil
    Patron, Damiano
    Dandekar, Kapil
    Taskin, Baris
    2015 IEEE 16TH ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE (WAMICON), 2015,
  • [9] Passive Compensation For High Performance Inter-Chip Communication
    Liu, Chun-Chen
    Zhu, Haikun
    Cheng, Chung-Kuan
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 547 - 552
  • [10] A statistical gate delay model for intra-chip and inter-chip variabilities
    Okada, K
    Yamaoka, K
    Onodera, H
    ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 31 - 36