Reconfigurable Architecture of a Pulse Shaping FIR Filter for Multistandard DUC

被引:0
|
作者
Thomas, Sneha Mariam [1 ]
Indu, S. [1 ]
机构
[1] Rajagiri Sch Engn & Technol, Dept Elect & Commun Engn, Kochi, Kerala, India
关键词
Raised cosine filter; BCSE algorithm; reconfigurable interpolation FIR filter; multistandard DUC; Brent Kung adder;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
As the technology is progressing with increasing time, so is the requirement for more portable and power efficient devices. FIR filters play a very important role in telecommunications, especially for applications like channelization, matched filtering, etc. Nowadays, many communication standards are present, and designing an FIR filter for each of these standards with different parameters consumes a lot of area and power. Also, while transmitting a signal, it can become distorted due to interferences and channel bandwidth limitations. The major cause of distortion occurs due to Inter-symbol Interference and can lead to aliasing and loss of important data. Hence, we need a pulse shaping filter to overcome these interferences. This paper proposes a reconfigurable pulse shaping FIR interpolator filter for a multistandard Digital Upconverter (DUC). The major complexity of FIR filters is due to coefficient multiplication. By reducing the no. of multipliers as well as adders in an FIR filter, both its power and area can be reduced. In this paper, two steps have been implemented to minimize the no. of additions as well as multiplications. In the first step, the no. of multiplications and additions required per input sample has been reduced. In the following step, 2 bit binary common subexpression based elimination (BCSE) algorithm has been implemented. Furthermore, the speed of operation of the filter has been increased by reducing the path delay of the filter. The architecture consists of four building blocks; Data Generator, Coefficient Generator, Processing Block and Accumulation Unit. The filter has been designed using Verilog and synthesized in Xilinx ISE Editor 14.2.
引用
收藏
页码:885 / 890
页数:6
相关论文
共 50 条
  • [31] A Custom Reconfigurable Power Efficient FIR Filter
    Sakthivel, R.
    Mishra, Ishita
    Jalke, Vrushali
    Wachaspati, Asmita
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [32] Implementation of a FIR filter on a partial reconfigurable platform
    Lee, Hanho
    Choi, Chang-Seok
    KNOWLEDGE-BASED INTELLIGENT INFORMATION AND ENGINEERING SYSTEMS, PT 3, PROCEEDINGS, 2006, 4253 : 108 - 115
  • [33] Power optimization of a reconfigurable fir-filter
    Bruce, H
    Veljanovski, R
    Öwall, V
    Singh, J
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 321 - 324
  • [34] Design of an Optimized Twin Mode Reconfigurable Adaptive FIR Filter Architecture for Speech Signal Processing
    Padmapriya, S.
    Jagadeeswari, M.
    Prabha, Lakshmi, V
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (04): : 241 - 254
  • [35] Reconfigurable FIR Filter for Denoising of ECG Signal
    Singh, Bhupender
    Mehra, Rajesh
    Chandni
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [36] ASIC implementation architecture for pulse shaping FIR filters in 3G mobile communications
    Zhu, WP
    Ahmad, MO
    Swamy, MNS
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 433 - 436
  • [37] Reconfigurable Architecture Design of FIR and IIR in FPGA
    Paul, Arnob
    Khan, Tanvir Zaman
    Podder, Prajoy
    Hasan, Md. Mehedi
    Ahmed, Tanveer
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 958 - 963
  • [38] A Dynamically Reconfigurable Multi-ASIP Architecture for Multistandard and Multimode Turbo Decoding
    Lapotre, Vianney
    Murugappa, Purushotham
    Gogniat, Guy
    Baghdadi, Amer
    Huebner, Michael
    Diguet, Jean-Philippe
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 383 - 387
  • [39] The multiplier tree FIR filter architecture
    Carreira, A
    Fox, TW
    2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, : 447 - 450
  • [40] A new RNS FIR filter architecture
    Cardarilli, GC
    Re, M
    Lojacono, R
    DSP 97: 1997 13TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING PROCEEDINGS, VOLS 1 AND 2: SPECIAL SESSIONS, 1997, : 671 - 674